# The Haverford Educational RISC Architecture (HERA) Quick Guide for Version 2.3

#### Registers and Flags

16-bit registers:  $R_0$ : zero;  $R_1...R_{12}$ : general-purpose;  $R_{13}$ : temp.;  $R_{14}$ : frame pointer;  $R_{15}$ : stack pointer 1-bit flags:  $F_0$ : sign;  $F_1$ : zero;  $F_2$ : overflow;  $F_3$ : carry;  $F_4$ : carry-block

#### Arithmetic/Logical/Shift Instructions

| Mnemonic                 | Meaning                                                                                                              | Op. Code                                                       | Notes                                                        |
|--------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------|
| SETLO(d, v)              | $R_d \leftarrow v$                                                                                                   | $E \; d \; v \; v$                                             | set $R_d$ to signed quantity $v$ (8-bits)                    |
| SETHI(d, v)              | $(R_d)_{15:8} \leftarrow v$                                                                                          | F $d v v$                                                      | set high eight bits                                          |
|                          |                                                                                                                      |                                                                |                                                              |
| AND(d, a, b)             | $R_d(i) \leftarrow R_a(i) \land R_b(i)$                                                                              | 8 $d$ $a$ $b$                                                  | bitwise logical and                                          |
| OR(d, a, b)              | $R_d(i) \leftarrow R_a(i) \lor R_b(i)$                                                                               | 9 d a b                                                        | bitwise logical or                                           |
| XOR(d, a, b)             | $R_d(i) \leftarrow R_a(i) \oplus R_b(i)$                                                                             | $D\ d\ a\ b$                                                   | bitwise logical exclusive or                                 |
| ADD(d, a, b)             | $R_d \leftarrow R_a + R_b + (c \wedge F_4')$                                                                         | A $d a b$                                                      | add, use carry unless blocked                                |
| SUB(d, a, b)             | $R_d \leftarrow R_a - R_b - (c' \wedge F_4')$                                                                        | $B \ d \ a \ b$                                                | subtract, use carry unless blocked                           |
| MULT(d, a, b)            | $R_d \leftarrow (R_a * R_b)_{15:0},$                                                                                 | $C \ d \ a \ b$                                                | signed multiplication                                        |
|                          | $R_t \leftarrow (R_a * R_b)_{31:16}$                                                                                 |                                                                |                                                              |
| $INC(d, \delta)$         | $R_d \leftarrow R_d + \delta$                                                                                        | 3 $d$ 10 $\epsilon\epsilon$ $\epsilon\epsilon\epsilon\epsilon$ | increment $R_d$ by $\delta$ (where $\epsilon = \delta - 1$ ) |
| $\mathrm{DEC}(d,\delta)$ | $R_d \leftarrow R_d - \delta$                                                                                        | 3 $d$ 11 $\epsilon\epsilon$ $\epsilon\epsilon\epsilon\epsilon$ | decrement $R_d$ by $\delta$ (where $\epsilon = \delta - 1$ ) |
| LSL(d, b)                | $R_d \leftarrow \frac{\sinh}{\operatorname{rolc}(R_b)}$                                                              | 3 <i>d</i> 0 <i>b</i>                                          | logical shift left, possibly with carry                      |
| LSR(d, b)<br>LSR(d, b)   | $R_d \leftarrow \frac{\sin / \operatorname{rotc}(R_b)}{R_d \leftarrow \frac{\sinh / \operatorname{rotc}(R_b)}{R_b}}$ | 3 <i>d</i> 1 <i>b</i>                                          | logical shift right, possibly with carry                     |
| LSL8(d, b)               | $R_d \leftarrow \frac{\sin \pi \operatorname{forc}(R_b)}{R_d \leftarrow \frac{\sin \pi}{R_b}}$                       | 3 <i>d</i> 2 <i>b</i>                                          | logical shift left 8 bits                                    |
| LSR8 $(d, b)$            | $R_d \leftarrow \text{sins}(R_b)$<br>$R_d \leftarrow \text{shr8}(R_b)$                                               | 3 <i>d</i> 3 <i>b</i>                                          | logical shift right 8 bits                                   |
| ASL(d, b)                | $R_d \leftarrow \frac{\sin \delta}{(R_b)}$<br>$R_d \leftarrow \frac{\sin \delta}{(R_b)}$                             | 3 <i>d</i> 4 <i>b</i>                                          | arithmetic shift left, possibly with carry                   |
| ASL(d, b)<br>ASR(d, b)   | $R_d \leftarrow \operatorname{asr}(R_b)$ $R_d \leftarrow \operatorname{asr}(R_b)$                                    | 3 <i>d</i> 5 <i>b</i>                                          | arithmetic shift right                                       |
| Asin(a, b)               | $n_d \leftarrow asi(n_b)$                                                                                            | $\mathbf{S} u \mathbf{S} \theta$                               | armmene simi rigiti                                          |

## Flag Manipulation Instructions

| Mnemonic | Meaning                    | Op. Code                     | Notes                             |
|----------|----------------------------|------------------------------|-----------------------------------|
| SETF(v)  | $F \leftarrow F \lor v$    | 3 000 <i>v</i> 6 <i>vvvv</i> | set flags for which $v$ is true   |
| CLRF(v)  | $F \leftarrow F \wedge v'$ | 3 100 $v$ 6 $vvvv$           | clear flags for which $v$ is true |
| SAVEF(d) | $R_d \leftarrow F$         | 3 <i>d</i> 7 0               | save flags to $R_d$               |
| RSTRF(d) | $F \leftarrow R_d$         | 3 <i>d</i> 7 8               | restore flags from $R_d$          |

## **Memory Access Instructions**

| Mnemonic       | Meaning                     | Op. Code            | Notes                                     |
|----------------|-----------------------------|---------------------|-------------------------------------------|
| LOAD(d, o, b)  | $R_d \leftarrow M[R_b + o]$ | 010 $o\ d\ oooo\ b$ | load from $R_b + o$ (o is 5-bit unsigned) |
| STORE(d, o, b) | $M[R_b+o] \leftarrow R_d$   | O11 $o\ d\ oooo\ b$ | store to $R_b + o$ (o is 5-bit unsigned)  |

# Branch Instructions (see Mano, Ch. 9-8)

| Mnemonic           | Meaning                                                | Op. Code                      | Notes                                                                        |
|--------------------|--------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------|
| BR(b)              | $PC \leftarrow R_b$                                    | 1 0 0 <i>b</i>                | Unconditional branch – $true$                                                |
| BL(b)              | $PC \leftarrow R_b \text{ if } (s \oplus v)$           | 120 $\it b$                   | Branch if signed result <0                                                   |
| BGE(b)             | $PC \leftarrow R_b \text{ if } (s \oplus v)'$          | ${	t 1} {	t 3} {	t 0} {	t b}$ | Branch if signed result $\geq 0$                                             |
| BLE(b)             | $PC \leftarrow R_b \text{ if } ((s \oplus v) \lor z)$  | 140 $\it b$                   | Branch if signed result $\leq 0$                                             |
| BG(b)              | $PC \leftarrow R_b \text{ if } ((s \oplus v) \lor z)'$ | 150 $\it b$                   | Branch if signed result $>0$                                                 |
| $\mathrm{BULE}(b)$ | $PC \leftarrow R_b \text{ if } (c' \lor z)$            | f 1 $f 6$ $f 0$ $f b$         | Branch if unsigned result $\leq 0$                                           |
| BUG(b)             | $PC \leftarrow R_b \text{ if } (c' \lor z)'$           | 170 $b$                       | Branch if unsigned result >0                                                 |
| BZ(b)              | $PC \leftarrow R_b \text{ if } z$                      | 180 $\it b$                   | Branch if zero/if equal                                                      |
| BNZ(b)             | $PC \leftarrow R_b \text{ if } z'$                     | 190 $\it b$                   | Branch if not zero/not equal                                                 |
| BC(b)              | $PC \leftarrow R_b \text{ if } c$                      | 1 A O $b$                     | Branch if carry/unsigned result $\geq 0$                                     |
| BNC(b)             | $PC \leftarrow R_b \text{ if } c'$                     | 1 B O $b$                     | Branch if not carry/unsigned result $<0$                                     |
| BS(b)              | $PC \leftarrow R_b \text{ if } s$                      | ${	t 1} {	t C} {	t 0} {	t b}$ | Branch if sign (negative)                                                    |
| BNS(b)             | $PC \leftarrow R_b \text{ if } s'$                     | 1 D O $b$                     | Branch if not sign (non-negative)                                            |
| BV(b)              | $PC \leftarrow R_b \text{ if } v$                      | 1 E O $b$                     | Branch if overflow                                                           |
| BNV(b)             | $PC \leftarrow R_b \text{ if } v'$                     | 1 F O $b$                     | Branch if not overflow                                                       |
| BRR(o)             | $PC \leftarrow PC + o$                                 | 0000                          | Relative branch by o (o is 8-bit signed) (All branches can also be relative) |

# Function/Interrupt Instructions

| Mnemonic    | Meaning                                     | Op                                   | Notes                                                |
|-------------|---------------------------------------------|--------------------------------------|------------------------------------------------------|
| CALL(a,b)   | $PC \leftarrow R_b, R_b \leftarrow PC + 1,$ | 20 a b                               | Call function at address $R_b$ , with stack at $R_a$ |
|             | $FP \leftarrow R_a, R_a \leftarrow FP$      |                                      |                                                      |
| RETURN(a,b) | $PC \leftarrow R_b$ ,                       | 2 1 $a$ $b$                          | Return from function, expecting                      |
|             | $FP \leftarrow R_a, R_a \leftarrow FP$      |                                      | return address in $R_b$ and old $FP$ in $R_a$        |
| SWI(i)      |                                             | ${\tt 2} \; {\tt 2} \; {\tt 0} \; i$ | Software interrupt $\#i$                             |
| RTI()       |                                             | 2300                                 | Return from interrupt                                |

## Pseudo-Instructions and Data Statements

| Mnemonic           | Definition                                        | Notes                                                            |
|--------------------|---------------------------------------------------|------------------------------------------------------------------|
| SET(d, l)          | SETLO( $d$ , $l$ &0xff); SETHI( $d$ , $l \gg 8$ ) | $R_d \leftarrow l \text{ (set } R_d \text{ to 16-bit value } l)$ |
| MOVE(a, b)         | $OR(a, b,R_0)$                                    | $R_a \leftarrow R_b$                                             |
| CMP(a, b)          | SETC(); SUB $(R_0, a, b)$                         | Set flags for $R_a - R_b$                                        |
| NEG(d, b)          | SETC(); SUB $(d, R_0, b)$                         | Set $R_d \leftarrow -R_b$                                        |
| NOT(d, b)          | $SET(R_t, 0x \text{ ffff}); XOR(d, R_t, b)$       | Bitwise complement                                               |
| SETC()             | SETF(0x08)                                        | Set the carry flag                                               |
| CLRC()             | CLRF(0x08)                                        | Clear the carry flag                                             |
| SETCB()            | SETF(0x10)                                        | Set the carry-block flag                                         |
| CLCCB()            | CLRF(0x18)                                        | Clear carry and carry-block flags                                |
| FLAGS(a)           | $CLRC()$ ; $ADD(R_0, a, R_0)$                     | Set flags for $R_a$                                              |
| LABEL(L)/DLABEL(L) | (no machine language generated)                   | Define a label or data label $L$                                 |
| INTEGER(i)         | i                                                 | Put $i$ in the current memory cell                               |
| $TIGER\_STRING(s)$ | s                                                 | Put string $s$ in memory for Tiger                               |
| DSKIP(n)           | n uninitialized data memory cells                 | Skip $n$ cells of data memory                                    |
| HALT( )            | BRR(0)                                            | Halt the program                                                 |
| NOP()              | BRR(1)                                            | Do nothing ("No operation")                                      |
| OPCODE(n)          | n                                                 | Machine Language op $n$                                          |