# **Block RAM Manual**

서울대학교 차세대반도체 혁신공유대학

Xuan-Truong Nguyen (응웬트렁)

truongnx@snu.ac.kr

In this manual, we are going to make (1). Single-port RAM and (2). Dual-port RAM. Let's start with the Single-port RAM which stores 6240 words, each with 16 bits.

#### < Overall Process >

Generate a dedicated RAM using Vivado IP generator □ Initialize a RAM using a COE file □ Instantiate the RAM by its wrapper file □ Create test bench

## 1. Block Memory Generator

We can use **Block Memory Generator** to build a block memory.

Select IP Catalog □ Type "bram" on Search □ Find and double-click on Block Memory

Generator



By default, the window for Block Memory Generator is opened as follows. We can set configurations for "Component Name", "Basic", "Port A (B) Options", "Other Options", and Summary.



### [spram\_9648x8]

- We change Component Name to "spram\_9648x8" (the same name that you declare on your code) and use default settings in Basic to use "Single Port RAM".
- Port A Options are configured as follows:

Write/Read Width: 8

Write/Read Depth: 9648

Uncheck 'Primitives Output Register' → A read request takes
 one cycle.

\*\*NOTE: If you check "Primitives Output Register", a read request takes two cycles.

⇒ Now you can see the summarization of the newly configured block RAM: Single Port Memory, Block Rams resource(s) (one 18K BRAMs, twro 36K BRAMs), one clock cycle for Read Latency, and 14-bit address width.



Let's build some more.

### [spram\_2412x32]

- Block RAM resources (18K BRAMs): 5
- Block RAM resources (36K BRAMs): 0



### [spram\_1206x64]

- Block RAM resources (18K BRAMs): 0
- Block RAM resources (36K BRAMs): 3



### [spram\_1072x72]

- Block RAM resources (18K BRAMs): 0
- Block RAM resources (36K BRAMs): 3



### [spram\_603x128]

- Block RAM resources (18K BRAMs): 0
- Block RAM resources (36K BRAMs): 4



## 2. Advance Options

### (a) Different bit-widths for "read" and "write"

- A motivation for this functionality is that the number of Read requests is significantly larger than the number of Write requests. For example, we only write or update the filter buffer once. Meanwhile, we may read the buffer every time we calculate an output pixel.
- We can configure a block memory that has different Write/Read Width. For example, for Write Width = 8, Read Width options are 1, 2, 4, 8, 16, 32, 64, 128.
   Therefore, we can increase the bandwidth for Read. In particular, it only takes one cycle to load 128 bits or 16 eight-bit pixels when Read Width = 128.
- This functionality allows us to increase Read bandwidth without increasing
  the number of memory instances. However, if access patterns are irregular or
  random, we must construct multiple memory instances.



### (b) Dual port block memory

- To increase the bandwidth, we may configure a block memory as "Simple Dual Port RAM" or "True Dual Port RAM".
  - **Simple Dual Port RAM**: Port A is Write Only, and Port B is Read Only.
  - True Dual Port RAM: We can use Read and Write for Ports A and B. In other words, it can work like two independent RAMs. As a result, its resource is two times larger than that of a single-port RAM with the same configuration.
- A dual-port block memory can support Read and Write requests simultaneously. For example, a block memory is used to store both input feature maps (IFMs) and output feature maps (OFMs). When computing units request some IFMs from the memory to calculate OFMs, the controller issues Read requests to the block memory. At the same time, the newly computed OFMs can be written to the block memory. To this end, a dual-port block memory can increase the bandwidth.



### 3. Initialize with COE

A block memory can be configured as ROM or RAM with an initialized file. For example, CONV1 has only 432 eight-bit coefficients that are predefined. Then, we can configure it as a single-port ROM or a single-port RAM. Note that we can not update a ROM as it does not have a Write port. (Download and use "./lab1 spram/CONV20 W.coe")



The init file is a COE file as follows.

- Radix: the radix of the initialized file. Some widely-used radix options are Binary,
   Decimal, and Hexadecimal (16).
- Vector: The initialized vector. For example, if we want to initialize the filter buffer with CONV1's filters, we will make 432 eight-bit lines.
- Configuration: To load an init file into a block memory, we must select "Load Init
  File", and click Browse to access a predefined COE file. If we want to change
  the init file, we can use Edit.

```
E CONV20_W, coe 🔀
     memory initialization radix=16;
     memory initialization vector=
  3
     fe00fe01
     fd01ffff
  4
     00000303
     00fdfe02
  7
     0005ff00
  8
     00fefd00
     0000fe00
  9
 10 01000000
 11
     fdff00fb
 12
     01fefffb
 13
     ffff0201
 14
     00fa0001
 15
     010400fd
 16
     0500ff00
```

# 4. Access Block Memory

- To access a block memory, we must generate Read or Write requests. The signals for a block memory (Port A) are as follows:
  - clka: Clock. Note that a block memory is synchronous. Therefore, it uses the same clock for port A and port B.
  - ena: Enable signal for both Read and Write requests. When there are multiple instances of block memory, ena can be connected to a chip-select (cs) signal.
  - wea: Write enable signal. wea = 1 indicates a Write request, while wea=0
     refers to a Read request.
  - addra: Address for a Read or Write request. The width of addra indicates the depth of a block memory. For example, if addra has 9 bits, the memory has a maximum of 512 words.
  - o **dina**: Write data. The data is stored in the memory for a Write request.
  - douta: Read data. The data returns to the module that issues a Read request to the memory. It may takes one or two cycles for a Read request.



Let's add a wrapper file(spram\_wrapper.v) to access the generated block memories. You can access multiple tiles of memory(ex. 128x16 for weights 16x16 for scales/biases) and by using their wrapper. You can choose between two modes of wrapper, one of FPGA mode(make BRAM IP)and the other of simulation mode(use the memory modeling=registers).



#### <FPGA mode>

For FPGA mode, you need to define the **DW**(data bitwidth per word) and **AW**(address bit width) and the **DEPTH**(word length).

| For example, | Ex)                               | DW = 4                                                       |
|--------------|-----------------------------------|--------------------------------------------------------------|
|              | DEPTH = 8 $AW = \log_2 DEPTH$ = 3 | 0101<br>0001<br>0101<br>1101<br>0001<br>0011<br>0101<br>0001 |

To customize your BRAM, (a) Set the parameter □ (b) Add the proper "else if~" code to generate the actual model □ (c) Make BRAM IP



(a) **Set the paramer** in the code

(b) code to generate an actual model



(c) Make a BRAM IP and you can find the IP Source inside the wrapper

#### <Memory modeling mode>

When you are using memory modeling, **just set the parameter** and you can get them customized. Actually, this one also operates like a BRAM IP but it's actually made up of registers.



Above is the parts of 'spram\_wrapper.v,' related to memory modeling.

### 5. Test bench

Now that the design is completed, lets' move on to the testbench. Download and add "spram\_tb.v". The testbench code should test the following operations:

```
- read operation -
                                                                     for(i=0;i<DEPTH;i=i+1) begin
                                                                         #(8*CLK_HALF_CYCLE)
                                                                         cs = 1'b1;
                                                                         addr = i;
                                                                         #(4*CLK_HALF_CYCLE)
                                                                         cs = 1'b0;
                                                                                -- write operation ---
                                                                     for(i=0;i<16;i=i+1) begin
// test data set; width = DW , depth = 16
                                                                         #(8+CLK_HALF_CYCLE)
test_data[0] = 32*h00000000;
                                                                         cs = 1'b1;
test_data[1] = 32'h11111111;
                                                                         we = 1'b1;
test_data[2] = 32'h22222222;
                                                                         addr = i;
test_data[3] = 32'h33333333;
                                                 write
                                                                         wdata = test_data[i];
test_data[4] = 32"h44444444;
                                                                         #(2*CLK_HALF_CYCLE)
test_data[5] = 32'h5555555;
                                                                         cs = 1'b0;
test_data[6] = 32'h66666666;
                                                                         we = 1'b0;
test_data[?] = 32'h7777777;
test_data[8] = 32'h88888888;
test_data[9] = 32'h99999999;
test_data[10] = 32"haaaaaaaa;
                                                                             ---- read operation ----
test_data[11] = 32"hbbbbbbbb;
                                                                     for(i=0;i<DEPTH;i=i+1) begin
test_data[12] = 32'hccccccc;
                                                                         #(8*CLK_HALF_CYCLE)
test_data[13] = 32'hdddddddd;
                                                read
                                                                         cs = 1'b1;
test_data[14] = 32'heeeeeeee;
                                                                         addr = i;
test_data[15] = 32'hffffffff;
                                                                         #(4*CLK_HALF_CYCLE)
                                                                         cs = 1'b0;
```

- **Initialization:** Read the initialized value(already initialized by COE file)
- Write: Write the test data set(width = 32, depth = 16)
- **Read**: Read the changed value

After running simulation, observe the waveforms and check if the model works well.

### 1) Initialization



### **2) Write**(width = 32, depth = 16)



#### 3) Read



# 6. Dual-port RAM

Making dual-port RAM is similar with making the single-port one. The key difference is that now we have **port B** along with port A. Using these two ports, we can **simultaneously read and write** the data.

#### <Ports>

- Port A : Write only
  - Clock (clka)
  - Read/Write enable (ena)
  - Write enable (wea)
  - Address (addra)
  - Write data (dina)
- Port B : Read only
  - Clock (clkb)
  - Read/write enable (enb)
  - Address (addrb)
  - Read data (doutb)

- Read operation
  - If(enb)
    - doutb <= mem[addrb]</li>
- Write operation
  - If(ena & wea)
    - mem[addra] <= dina</li>
- \* Double-port
  - Allow read/write operations at the same time
- (Just like single-port RAM) Generate a dedicated RAM using Vivado IP generator
   □ Initialize a RAM using a COE file □ Access RAM by wrapper file □ Create test
   bench

This time, select "Simple Dual Port RAM" instead of Single port RAM when you select the memory type.



About the wrapper and test bench, it's almost same with the spram's EXCEPT:

- dpram allow read/write operations at the same time!
- dpram write the data through port A!
- dpram read the data through port B!

### References

[1]. Block RAM Introduction

https://docs.xilinx.com/r/en-US/am007-versal-memory/Block-RAM-Introduction

[2]. 7 Series FPGAs Data Sheet: Overview

https://datasheet.lcsc.com/lcsc/2204011730\_XILINX-XC7K70T-1FBG484I\_C717942.pdf