## SE350 RTX LAB 1 - 0

MCB1700 Board, Cortex-M3 Processor and System Calls

Irene Yiqing Huang
Electrical and Computer Engineering Department

## Lab Manual Reading List

| Section     | Topics                                    |       |
|-------------|-------------------------------------------|-------|
| 10.1        | MCB1700 Board Overview                    | Skim  |
| 10.2        | Cortex-M3 Processor                       | Study |
| 10.3        | Memory Map                                | Skim  |
| 10.4        | Exceptions and Interrupts                 | Study |
| 9.1-9.2     | The Tumb-2 ISA and AAPCS                  | Skim  |
| 9.3.3-9.3.4 | System Exceptions and Intrinsic Functions | Skim  |
| 9.5         | SVC Programming                           | Study |

## The Keil Board

#### Keil MCB 1700 Board

- Cortex-M3 Processor
- NXP LPC1768 MCU
- Up to 100 MHZ cpu
- One SystemTick Timer
- Four Timers
- Four UARTs
- Many other cool stuff...



### **Board and Chip Manuals**





LPC17xx\_UM.pdf Page 8

Table 3. LPC17xx memory usage and details

| Address range                 | General Use                                             | Address range details and des | scription                                                                        |
|-------------------------------|---------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------|
| 0x0000 0000 to                | On-chip non-volatile                                    | 0x0000 0000 - 0x0007 FFFF     | For devices with 512 kB of flash memory.                                         |
| 0x1FFF FFFF                   | memory                                                  | 0x0000 0000 - 0x0003 FFFF     | For devices with 256 kB of flash memory.                                         |
|                               |                                                         | 0x0000 0000 - 0x0001 FFFF     | For devices with 128 kB of flash memory.                                         |
|                               |                                                         | 0x0000 0000 - 0x0000 FFFF     | For devices with 64 kB of flash memory.                                          |
|                               |                                                         | 0x0000 0000 - 0x0000 7FFF     | For devices with 32 kB of flash memory                                           |
|                               | On-chip SRAM                                            | 0x1000 0000 - 0x1000 7FFF     | For devices with 32 kB of local SRAM.                                            |
|                               |                                                         | 0x1000 0000 - 0x1000 3FFF     | For devices with 16 kB of local SRAM.                                            |
|                               |                                                         | 0x1000 0000 - 0x1000 1FFF     | For devices with 8 kB of local SRAM.                                             |
|                               | Boot ROM                                                | 0x1FFF 0000 - 0x1FFF 1FFF     | 8 kB Boot ROM with flash services.                                               |
| 0x2000 0000 to<br>0x3FFF FFFF | On-chip SRAM<br>(typically used for<br>peripheral data) | 0x2007 C000 - 0x2007 FFFF     | AHB SRAM - bank 0 (16 kB), present on devices with 32 kB or 64 kB of total SRAM. |
|                               |                                                         | 0x2008 0000 - 0x2008 3FFF     | AHB SRAM - bank 1 (16 kB), present on devices with 64 kB of total SRAM.          |
|                               | GPIO                                                    | 0x2009 C000 - 0x2009 FFFF     | GPIO.                                                                            |
| 0x4000 0000 to<br>0x5FFF FFFF | APB Peripherals                                         | 0x4000 0000 - 0x4007 FFFF     | APB0 Peripherals, up to 32 peripheral blocks, 16 kB each.                        |
|                               |                                                         | 0x4008 0000 - 0x400F FFFF     | APB1 Peripherals, up to 32 peripheral blocks, 16 kB each.                        |
|                               | AHB peripherals                                         | 0x5000 0000 - 0x501F FFFF     | DMA Controller, Ethernet interface, and USB interface.                           |
| 0xE000 0000 to<br>0xE00F FFFF | Cortex-M3 Private<br>Peripheral Bus                     | 0xE000 0000 - 0xE00F FFFF     | Cortex-M3 related functions, includes the NVIC and System Tick Timer.            |

#### LPC17xx\_UM.pdf Page 12

## CORTEX-M3 Processor

#### Cortex-M3 Overview



(Image Courtesy of [1])

- 32-bit microprocessor
  - 32-bit data path
  - 32-bit register bank
  - 32-bit memory interface
- Harvard Architecture
  - Separate data bus and memory bus
  - instruction and data buses share the same memory space (a unified memory system)

#### Register Bank

- R0 R7 Low registers
  - 16-bit Thumb instructions
  - 32-bit Thumb-2 instructions
- R8 R12 High registers
  - 32-bit Thumb-2 instructions
- SP (R13) Banked Stack Pointer
  - MSP
  - PSP
- LR (R14) Link Register
- PC (R15) Program Counter



### **Special Registers**

|      | 31                  | 30 | 29 | 28       | 27 | 26:25 | 24 | 23:20  | 19:16 | 15:10 | 9 | 8 | 7 | 6 | 5 | 4:0 |
|------|---------------------|----|----|----------|----|-------|----|--------|-------|-------|---|---|---|---|---|-----|
| APSR | N                   | Z  | С  | <b>v</b> | Ø  |       |    |        |       |       |   |   |   |   |   |     |
| IPSR | SR Exception Number |    |    |          |    |       |    | er     |       |       |   |   |   |   |   |     |
| EPSR | ICI/IT              |    |    |          | Т  |       |    | ICI/IT |       |       |   |   |   |   |   |     |

|      | 31 | 30 | 29 | 28 | 27 | 26:25  | 24 | 23:20 | 19:16 | 15:10  | 9 | 8 | 7    | 6      | 5     | 4:0 |
|------|----|----|----|----|----|--------|----|-------|-------|--------|---|---|------|--------|-------|-----|
| xPSR | N  | Z  | С  | ٧  | Q  | ICI/IT | Т  |       |       | ICI/IT |   |   | Exce | eption | Numbe | er  |

|         | 31:3 | 2 | 1     | 0     |
|---------|------|---|-------|-------|
| CONTROL |      |   | SPSEL | nPRIV |



#### The Thumb-2 ISA

General formating of the assembler code

Label

opcode operand1, operand2, ...; Comments

## Frequently Used Instructions

| Mnemonic | Operands/Examples                                      | Description                                                      |
|----------|--------------------------------------------------------|------------------------------------------------------------------|
| LDR      | Rt, [Rn, #offset]                                      | Load Register with word                                          |
|          | LDR R1, [R0, #24]                                      | Load word value from an memory address R0+24 into R1             |
| LDM      | $Rn\{!\}$ , reglist                                    | Load Multiple registers                                          |
|          | $\mathtt{LDM}\mathtt{R4}, \{\mathtt{R0}-\mathtt{R1}\}$ | Load word value from memory address R4 to R0, increment the      |
|          |                                                        | address, load the value from the updated address to R1.          |
| STR      | Rt, [Rn, #offset]                                      | Store Register word                                              |
|          | STR R3, [R2, R6]                                       | Store word in R3 to memory address R2+R6                         |
|          | STR R1, [SP, #20]                                      | Store word in R1 to memory address SP+20                         |
| MRS      | $Rd, spec\_reg$                                        | Move from special register to general register                   |
|          | MRS RO, MSP                                            | Read MSP into R0                                                 |
|          | MRS RO, PSP                                            | Read PSP into R0                                                 |
| MSR      | $spec\_reg, Rm$                                        | Move from general register to special register                   |
|          | MSR MSP, RO                                            | Write R0 to MSP                                                  |
|          | MSR PSP, RO                                            | Write R0 to PSP                                                  |
| PUSH     | reglist                                                | Push registers onto stack                                        |
|          | $\mathtt{PUSH}~\{\mathtt{R4-R11},\mathtt{LR}\}$        | push in order of decreasing the register numbers                 |
| POP      | reglist                                                | Pop registers from stack                                         |
|          | $\mathtt{POP}~\{\mathtt{R4-R11},\mathtt{PC}\}$         | pop in order of increasing the register numbers                  |
| BL       | label                                                  | Branch with Link                                                 |
|          | BL funC                                                | Branch to address labeled by funC, return address stored in LR   |
| BLX      | Rm                                                     | Branch indirect with link                                        |
|          | BLX R12                                                | Branch with link and exchange (Call) to an address stored in R12 |
| BX       | Rm                                                     | Branch indirect                                                  |
|          | BX LR                                                  | Branch to address in LR, normally for function call return       |
|          |                                                        |                                                                  |

Table 9.1: Assembler instruction examples

#### **CMSIS Structure**

- Hardware Abstraction Layer (HAL) for Cortex-M processor registers
  - NVIC, MPU, System Control Block, SysTick registers
  - core\_cm\*[ch] files
- Standardized system exception names. For example:

```
void SVC_Handler();
void UARTO_IRQHandler();
```

- Standardized method of header file organization
- Common method for system initialization
   SystemInit()
- Standardized intrinsic functions. For example:

```
void __disable_irq(void);
void enable_irq(void);
```

- Standardized way for embedded software to determine system clock frequency
  - SystemFrequency variable is defined in device driver code
- Vendor peripherals with standardized C structure

#### **CMSIS Functions**

| Registers | Access | CMSIS Function                             | Instruction     |
|-----------|--------|--------------------------------------------|-----------------|
| PRIMASK   | Write  | <pre>voidenable_irq(void)</pre>            | CPSIE I         |
| FAULTMASK | Write  | <pre>voiddisable_irq(void)</pre>           | CPSID I         |
| CONTROL   | Read   | <pre>uint32_tget_CONTROL(void)</pre>       | MRS RØ, CONTROL |
|           | Write  | <pre>voidset_CONTROL(uint32_t value)</pre> | MSR CONTROL, RØ |
| MSP       | Read   | <pre>uint32_tget_MSP(void)</pre>           | MRS RØ, MSP     |
|           | Write  | <pre>voidset_MSP(uint32_t value)</pre>     | MSR MSP, RØ     |
| PSP       | Read   | uint32_tget_PSP(void)                      | MRS RØ, PSP     |
|           | Write  | <pre>voidset_PSP(uint32_t value)</pre>     | MSR PSP, RØ     |

#### **Operation Modes**

- Two modes
  - Thread mode
  - Handler mode
- Two access levels
  - Unprivileged/User level
  - Privileged level



(Image Courtesy of [1])

#### **Operation Modes and Stacks**

| <b>Processor Mode</b> | Stack | CON    | ΓROL   | Privilege level | Space   |  |
|-----------------------|-------|--------|--------|-----------------|---------|--|
|                       | used  | Bit[1] | Bit[0] |                 |         |  |
| Handler               | MSP   | 0 (RO) | -      | Privileged      | Kernel  |  |
|                       | MSP   | 0      | 0      | Privileged      | Kernel- |  |
| Thread                | PSP   | 1      | 0      | Privileged      | Kernel- |  |
|                       | PSP   | 1      | 1      | Unprivileged    | User    |  |
|                       | MSP   | 0      | 1      | Unprivileged    | User    |  |

```
/* Assembly Instructions */
MSR CONTROL, R0; write to CONTROL
MRS R0, CONTROL; read from CONTROL

/* CMSIS functions */
__set_CONTROL(uint32_t) /* write to CONTROL */
_get_CONTROL() /* read from CONTROL */
```

#### Exceptions

- Nested Vectored Interrupt Controller (NVIC)
  - System Exceptions
    - Exception Numbers 1 -15
    - SVC call exception number is 11 (LAB1)
  - External Interrupts
    - Exception Numbers 16-50
    - Timer0-3 IRQ numbers are 17-20 (LAB 2)
    - UARTO-3 IRQ numbers are 21-24 (LAB 3)
- Vector table is at 0x0 after reset.
- 32 programmable priorities
- Each vector table entry contains the exception handler's address (i.e. entry point)

#### **Exception Entry**

- When
  - The processor is in thread mode
  - The new exception is of higher priority than the exception being handled
- Stacking the exception stack frame
  - PSR, PC, LR, R12, R0-R3
  - SP is updated
  - SP switches to MSP if it was pointing to PSP
- Fetch Exception Handler Entry Address from Vector Table
- Writes EXC\_RETURN value to LR
  - Which stack pointer corresponds to the exception stack frame
  - What operation mode the processor was in before exception entry

### **Exception Stack Frame**



When double-word stack alignment adjustment is not required (Image Courtesy of [1])

#### **Exception Return**

The EXC\_RETURN values

| Value      |         | Description      |                 |
|------------|---------|------------------|-----------------|
|            | Return  | Exception return | SP after return |
|            | Mode    | gets state from  |                 |
| 0xFFFFFFF1 | Handler | MSP              | MSP             |
| 0xFFFFFFF9 | Thread  | MSP              | MSP             |
| OxFFFFFFD  | Thread  | PSP              | PSP             |



- Unstacking exception stack frame
- NVIC register update
  - Clear active bit of the exception
  - Pending bit sets if the external interrupt is still asserted.

#### Starter Code Modes and Stacks Diagram



### Reset Sequence

| Address     | Exception Number | Value (Word Size)                            |
|-------------|------------------|----------------------------------------------|
| 0x0000 0000 | -                | MSP initial value                            |
| 0x0000 0004 | 1                | Reset vector (program counter initial value) |
| 0x0000 0008 | 2                | NMI handler starting address                 |
| 0x0000 000C | 3                | Hard fault handler starting address          |
|             |                  | Other handler starting address               |



(Image Courtesy of [1])

# SVC and System Calls

### SVC as a Gateway for OS Functions



#### **OS Initialization Mode Switch**



#### **CMSIS Structure**

- Hardware Abstraction Layer (HAL) for Cortex-M processor registers
  - NVIC, MPU, System Control Block, SysTick registers
  - core\_cm\*[ch] files
- Standardized system exception names. For example:

```
void SVC_Handler();
void UARTO_IRQHandler();
```

- Standardized method of header file organization
- Common method for system initialization
   SystemInit()
- Standardized intrinsic functions. For example:

```
void __disable_irq(void);
void enable_irq(void);
```

- Standardized way for embedded software to determine system clock frequency
  - SystemFrequency variable is defined in device driver code
- Vendor peripherals with standardized C structure

# AAPCS Base Procedure Call Standard (ARM Architecture Procedure Call Standard)

- Assumptions
  - Function call input parameters and return value data types are not floating point or a data type that is bigger than 32-bit
- R0-R3, caller saved registers
  - Input parameters Px of a function. R0=P1, R1=P2, R2=P3 and R3=P4
  - R0 is used for return value of a function
- R4-R11, callee saved registers
  - Must be preserved by the called function. C compiler generates push and pop assembly instructions to save and restore them automatically.
- R12, SP, LR and PC (R12-R15)
  - R12 is the Intra-Procedure-Call scratch register.
  - We do not need to save it, but we may save it for stack alignment purpose
  - LR needs to be saved by callee for return

#### SVC Handler in HAL.c

```
asm void SVC_Handler(void)
  MRS R0, MSP
  ; extract SVC number from stacked PC
      R0, {R0-R3, R12}
  LDM
  PUSH {R4-R11, LR}
  BLX R12
        {R4-R11, LR}
  POP
  ; get C function return value
  BX LR
```



## System Calls in ASM

```
rtx.h
int release_memory_block(void *);
                                                       User Space
 _asm int release_memory_block(void *) {
                                           HAL.c
  ;load k_release_memory_block in r12
  LDR.W r12,=__cpp(k_release_memory_block)
  ; code fragment omitted
  SVC 0x00
                                                      Kernel Space
  BX LR
 ALIGN
SVC_Handler:
              BLX R12
                                          k mem.c
 int k_release_memory_block(void *)
```

## System Calls in C

```
rtx.h
int release memory block(void *);
extern int k release memory block(void *);
#define __SVC_0 __svc_indirect(0)
#define release memory block(blk)
                                                             User Space
       _release_memory_block((U32)k_release_memory_block, blk)
extern int _release_memory_block(U32 p, void* blk) __SVC_0
LDR.W r12, [pc, #offset]
                                             generated by
   ;Load r12 with k_release_memory_block
                                             the compiler
SVC 0x00,
                                                  HAL.c
SVC _Handler:
                 BLX R12
                                                            Kernel Space
                                                  k mem.c
void *k_release_memory_block(void *)
```

## Thank you!

Electrical and Computer Engineering Department