EE301
Analog Circuit Project



Course Instructor: Dr. Mahendra Sakare

Submitted by : Sonu Koli (2022EEB1215)

#### **OBJECTIVE:**

Design of cascode amplifier and cascode current mirror in schematic and layout using LTspice and Magic tools in 180 nm (supply 1.8 V) technology and only schematic of cascode amplifier, beta multiplier and cascode current mirror in 22 nm (supply 0.8 V) technology node to see the effect of lowering the technology node.

The target specifications for designing the cascode amplifier are as follows:

- VDD = 1.8 V
- AV = 20 V/V
- Power dissipation (PD) < 5 mW
- Load Capacitance (CL) = 1 pF
- Unity Gain Bandwidth(UGB) > 500 KHz.

### Circuits:[180nm]

#### Schematic:

### **Beta Multiplier**



### Cascode Current mirror



## Cascode Amplifier



## Simulations and Graph:

### **Bode Plot:**



### Vout:



### Vbias1,Vbias2,Vbias3:



**Beta Multiplier**: This circuit is commonly used to generate a stable reference current that remains relatively unaffected by temperature variations and supply voltage. Here, it produces a bias voltage, Vbias, which is then supplied as an input to the Cascode Current Mirror.

**Cascode Current Mirror**: By using Vbias as an input, the Cascode Current Mirror can more accurately replicate the reference current. The cascode structure enhances output resistance and minimizes the effects of channel length modulation, making it well-suited for precise current mirroring

.

**Cascode Amplifier:** This amplifier relies on three bias voltages—Vbias1,Vbias2,Vbias3—to stabilize the operating points of the transistors within the cascode stages, improving gain and output impedance. Properly calculated W/L ratios for the transistors, likely based on desired gain and matching criteria, are essential for maintaining the amplifier's linearity and overall performance.

# **Magic Layout**

**Cascode Amplifier** 



**Cascode Current Mirror** 



### Ngspice of cascode amplifier (180nm)



```
Warning: Pd = 2.7e-12 is less than W.
Warning: Ps = 2.7e-12 is less than W.
Checking parameters for BSIM 3.2 model pfet
Warning: Pd = 5.22e-12 is less than W.
Warning: Ps = 5.22e-12 is less than W.
Initial Transient Solution
                                        Voltage
Node
vbias1
                                           1.57
vdd
                                   -1.69946e-12
vout
                                    -1.6995e-12
vbias3
                                           0.63
vin
                                         0.6416
                                           1.06
vbias2
v4#branch
                                              0
v3#branch
                                              0
v2#branch
                                              0
v1#branch
                                              0
Reference value : 3.51609e-04
```

## **Ngspice of current mirror(180nm)**





### **Observation and Calculation:**

## 22nm Technology( Schematic)

## **Beta Multiplier**





# **Cascode Amplifier**



# **Bode plot:**



### Vout:



## Vbias 1 Vbias 2 Vbias 3:



#### **Observation and Calculations for 22nm:**

Gruen 
$$A_V = 90.4 \text{p}_V$$
,  $V_{DD} = 0.8$ ,  $C_L = 10^{-12} \text{F}$ 
 $U_M \text{lox} = 100 \text{ LA}/V$   $U_{MD} = 0.3$ 
 $U_{M} \text{lox} = 50 \text{ LA}/V$   $U_{MD} = -0.3$ 

Assume  $f = 0.9 \text{ MHz}$ 
 $R_{BUL} = \frac{10^{12}}{2 \times 3.14 \times 0.09 \times 10^6} = 149.8 \text{ K.T.}$ 
 $g_{M} = \frac{20}{149.8 \text{K}} = 129.7 \text{ LLS}$ 

NMBS

 $\frac{V_{MBS}}{V_{MBS}} = \frac{129.7 \times 10^{-6}}{100 \times 10^{-6} \times 0.02} = 6 \text{ LA}$ 
 $V_{MBS} = \frac{10046 \times 10^{-6}}{100 \times 10^{-6} \times 0.04} = 3 \text{ LA}$ 
 $V_{MBS} = \frac{10046 \times 10^{-6}}{2} \times 0.04 = 3 \text{ LA}$ 
 $V_{MBS} = 0.2$   $V_{MB} = 0.2$   $0.2 = V_{MB} = 0.5 \text{ V}$ 
 $V_{MBS} = 0.7$ 
 $V_{MBS} = 0.7$ 

#### **Differences Between 180nm and 22nm Technology:**

- Bias Voltages and Current: 22nm technology is better suited for applications requiring high densities since it runs at lower bias voltages and current levels than 180nm technology. This results in lower power consumption and a lesser danger of electrical overstress.
- Unity Gain Bandwidth (UGB): Compared to 180nm, 22nm technology offers a greater cutoff frequency and unity gain bandwidth.
- Transistor Density and Size: 22nm transistors are almost eight times smaller than 180nm transistors, which enables denser configurations and maybe better performance. But the smaller size makes the design more complicated, which might raise the cost of development.
- Power Consumption: 22nm technology is a good option for low-power applications, like portable and battery-powered devices, because its smaller transistors minimize leakage currents and demand lower operating voltages.

#### **Applications and Suitability:**

- 180nm Technology: Frequently utilized in analog, power, and mixed-signal applications where very high density and ultra-low power consumption are not essential.
- 22nm Technology: Preferred for digital circuits, high-speed processors, and applications that prioritize low power usage, high speed, and greater integration levels

#### **Conclusion:**

Using LTSpice, the Beta Multiplier, Cascode Current Mirror, and Cascode Amplifier circuits were simulated in both 180nm and 22nm technologies for this project. The simulation findings met the intended performance benchmarks and were in good agreement with theoretical predictions. Magic was used to build layouts of the Cascode Current Mirror and Cascode Amplifier for 180nm technology. 180 nm and 22 nm were compared using LTSpice simulations and Magic layouts.

.