# CSE113: Parallel Programming

March 11, 2024

mov [y], 1

- Topics:
  - Finish up weak memory models



## **Grading**

- HW 2 is graded. Please let us know ASAP if there are any issues.
  - Let us know by Thursday if there are issues
  - Auto grading is difficult here, so don't hesitate to reach out! Make a private post on piazza or see a TA
  - Error in ratio auto grader. This should be fixed by now.
  - Trying to have HW 3 graded by the end of the week

- Today is the last day to turn in HW 4
  - Hopefully you had fun with a taste of GPU programming
- HW 5 was released last Friday
  - Due on the day of the final
  - Last day to turn it in is the 21
  - It could be useful to work on for the final

- Today is the last day to turn in HW 4
  - Hopefully you had fun with a taste of GPU programming
- HW 5 was released last Friday
  - Due on the day of the final
  - Last day to turn it in is the 21
  - It could be useful to work on for the final

### **Final**

Allowed 3 pages of notes, front and back

Similar to the midterm (50% longer)

• Time: Monday March 18: 7:30 – 10:30 PM

## Video games for parallel programming education

- Joint project with the CM department
- Performing a user-study
- Max 160 minutes, \$30 cash
- Play a puzzle video game with parallel programming concepts
- Located in the UC Santa Cruz Silicon Valley Campus
- Includes a tour of the campus, meet & greet with the CM researchers there
- I'll post more information in canvas

SETs are out, please do them! It helps us out a lot

Both bad things and good things!

# Previous quiz + Review

## Previous quiz + Review

There was no quiz last time; thanks to Gurpreet and Jessica for handling the lecture.

# Memory models

#### Global variable:

```
int x[1] = \{0\};
int y[1] = \{0\};
```

## Thread 0:

```
mov [x], 1
mov %t0, [y]
```

```
mov [x], 1
```

#### Another test

Can t0 == t1 == 
$$0$$
?

### Thread 1:

#### Global variable:

```
int x[1] = \{0\};
int y[1] = \{0\};
```

## Thread 0:

```
mov [x], 1
mov %t0, [y]
```

### Another test



### Thread 1:

```
mov [y], 1
mov %t1, [x]
```

mov [y], 1

no place for this event!

## What if we actually run this code?

 We'd like to be able to compile atomic instructions just to regular ISA loads and stores

mov [x], 1

mov %t0, [y]

Core 0

Store Buffer

## Thread 1:

mov [y], 1

mov %t1, [x]

Store Buffer

Core 1

x:0

y:0

Main Memory

## Thread 1:

mov %t1, [x]

mov %t0, [y]

Store Buffer

Core 0

mov [x], 1

execute first instruction



## Thread 1:

mov %t0, [y]

values get stored in SB

mov %t1, [x]

Core 0

Store Buffer x:1 Store Buffer y:1

Core 1

Thread 1:

#### Execute next instruction





#### Values get loaded from memory



## Thread 1:





#### Store buffers are drained eventually



Store buffers are drained eventually but we've already done our loads

Store Buffer Store Buffer Core 0 Core 1 x:1 Main Memory y:1

## Restoring sequential consistency

• It is typical that relaxed memory models provide special instructions which can be used to disallow weak behaviors.

These instructions are called Fences

• The X86 fence is called mfence. It flushes the store buffer.

mov [x], 1

mfence

mov %t0, [y]

Core 0

Store Buffer

## Thread 1:

mov [y], 1

mfence

mov %t1, [x]

Store Buffer

Core 1

x:0 y:0

Main Memory

## Thread 1:

mfence

mov %t1, [x]



**Execute first instruction** 



## Thread 1:

mfence

mov %t0, [y]

Core 0

Store Buffer x:1 Values go into the store buffer

Store Buffer y:1 mfence

mov %t1, [x]

Core 1

## Thread 1:

#### Execute next instruction





## Thread 1:



Thread 1:

store buffers are flushed

mov %t0, [y]

Core 0

Store Buffer

Store Buffer

Core 1

mov %t1, [x]

x:1

y:1

Main Memory

Thread 1:

#### execute next instruction





#### values are loaded from memory



Thread 1:

We don't get the problematic behavior: t0 == t1 == 0



# Next example

mov [x], 1

How does this execute?

mov %t0, [x]

Core 0

Store Buffer

x:0

y:0

Main Memory

#### execute first instruction





Store the value in the store buffer

mov %t0, [x]

Core 0



#### **Next instruction**





Where to load??

Store buffer? Main memory?







Where to load??

Threads check store buffer before going to main memory

It is close and cheap to check.



# Memory Consistency

How to specify a relaxed memory model?

- We can do it operationally
  - by constructing a high-level machine and reasoning about operations through the machine.
  - or we can talk about instructions that are allowed to "break" program order.

```
int x[1] = \{0\};
int y[1] = \{0\};
```

```
Another test Can t0 == t1 == 0?
```

```
<u>Thread 0:</u>
mov [x], 1
mov %t0, [y]
```

```
<u>Thread 1:</u>
mov [y], 1
mov %t1, [x]
```

We will annotate instructions with S for store, and L for loads

```
int x[1] = \{0\};
int y[1] = \{0\};
```

```
Another test Can t0 == t1 == 0?
```

# Thread 0:

```
S:mov [x], 1
L:mov %t0, [y]
```

# Thread 1:

```
S:mov [y], 1
L:mov %t1, [x]
```

We will annotate instructions with S for store, and L for loads

```
int x[1] = \{0\};
int y[1] = \{0\};
```

# Another test Can t0 == t1 == 0?

# Thread 0:

```
S:mov [x], 1
L:mov %t0, [y]
```

# Thread 1:

```
S:mov [y], 1
L:mov %t1, [x]
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```

# Thread 0:

```
S:mov [x], 1
L:mov %t0, [y]
```

# Another test Can t0 == t1 == 0?



## Thread 1:

```
S:mov [y], 1
L:mov %t1, [x]
```

S:mov [y], 1

Now we make a new rule:

S(tores) followed by a L(oad) do not have to follow program order

```
int x[1] = \{0\};
int y[1] = \{0\};
```

# Thread 0:

```
S:mov[x], 1
L:mov %t0, [y]
```





Now we make a new rule:

S(tores) followed by a L(oad) do not have to follow program order

```
int x[1] = \{0\};
int y[1] = \{0\};
```

# Another test Can t0 == t1 == 0?

# Thread 0:

```
S:mov [x], 1
L:mov %t0, [y]
```

we can ignore this condition!!



## Thread 1:

```
S:mov [y], 1
L:mov %t1, [x]
```

Now we can satisfy the condition!

int 
$$x[1] = \{0\};$$
  
int  $y[1] = \{0\};$ 

# Another test Can t0 == t1 == 0?

# Thread 0:

Lets peak under the hood here



int 
$$x[1] = \{0\};$$
  
int  $y[1] = \{0\};$ 

## Thread 0:

S:mov [x], 1 L:mov %t0, [y]

Lets peak under the hood here

Global timeline is when the Store operation becomes visible to other threads Another test Can t0 == t1 == 0?



int 
$$x[1] = \{0\};$$
  
int  $y[1] = \{0\};$ 

# Thread 0:

```
S:mov [x], 1
L:mov %t0, [y]
```

Lets peak under the hood here

Global timeline is when the Store operation becomes visible to other threads Another test
Can t0 == t1 == 0?



```
int x[1] = \{0\};
int y[1] = \{0\};
```

# Thread 0:

```
S:mov [x], 1
L:mov %t0, [y]
```

Lets peak under the hood here

Global timeline is when the Store operation becomes visible to other threads

# Another test

Can t0 == t1 == 
$$0$$
?

we can ignore this condition!!



### Thread 1:

S:mov [y], 1

L:mov %t1, [x]

# Questions

• Can stores be reordered with stores?

mov [x], 1

mov [y], 1

Core 0

Store Buffer

x:0

y:0

Main Memory

mov [y], 1

execute the first instruction

Core 0

Store Buffer

mov [x], 1

y:0 Main Memory

mov [y], 1

value goes into store buffer

Core 0

Store Buffer x:1

y:0 Main Memory

mov [y], 1

execute next instruction

Core 0

Store Buffer x:1

x:0

y:0

Main Memory

#### execute next instruction





value goes into the store buffer

Core 0

| Store Buffer |
|--------------|
| x:1          |
| y:1          |
|              |

y:0 Main Memory







# Questions

• Can stores be reordered with stores?

• How do we make rules about mfence?

```
int x[1] = \{0\};
int y[1] = \{0\};
```

# Thread 0:

```
S:mov [x], 1
mfence
L:mov %t0, [y]
```

```
S:mov [x], 1
```

mfence

```
L:mov %t0, [y]
```

Another test Can t0 == t1 == 0?

### Thread 1:

```
S:mov [y], 1
mfence
L:mov %t1, [x]
```

```
S:mov [y], 1
```

mfence

```
L:mov %t1, [x]
```

Rules: S(tores) followed by a L(oad) do not have to follow program order.

```
int x[1] = \{0\};
int y[1] = \{0\};
```

# Thread 0:

```
S:mov [x], 1
mfence
L:mov %t0, [y]
```

So we can't reorder this instruction at all!

Another test Can t0 == t1 == 0?

### Thread 1:

S:mov [y], 1
mfence
L:mov %t1, [x]



S:mov [y], 1

Rules:

S(tores) followed by a L(oad) do not have to follow program order.

# Rules

• Are we done?

Rules:

S(tores) followed by a L(oad) do not have to follow program order.

```
int x[1] = \{0\};
int y[1] = \{0\};
```

# Another test Can t0 == 0?

# Thread 0:

S:mov [x], 1

L:mov %t0, [x]

S:mov [x], 1

L:mov %t0, [x]

Rules:

S(tores) followed by a L(oad) do not have to follow program order.

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Another test
Can t0 == 0?

# Thread 0:

S:mov [x], 1

L:mov %t0, [x]

S:mov [x], 1

where to put this store?



Rules:

S(tores) followed by a L(oad) do not have to follow program order.

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Another test
Can t0 == 0?

# Thread 0:

S:mov [x], 1

L:mov %t0, [x]

where to put this store?



Rules:

S(tores) followed by a L(oad) do not have to follow program order.

S(tores) cannot be reordered past a fence in program order

S(tores) cannot be reordered past L(oads) from the same address

# TSO - Total Store Order

#### **Rules:**

S(tores) followed by a L(oad) do not have to follow program order.

S(tores) cannot be reordered past a fence in program order

S(tores) cannot be reordered past L(oads) from the same address

We can specify them in terms of what reorderings are allowed



We can specify them in terms of what reorderings are allowed

|                 |   | memory access 0 |    |
|-----------------|---|-----------------|----|
|                 |   | L               | S  |
| memory access 1 | L | NO              | NO |
|                 | S | NO              | NO |

#### **Sequential Consistency**

We can specify them in terms of what reorderings are allowed

memory access 0

L
S

NO
Different address

memory access 1

NO
NO
NO

TSO - total store order

We can specify them in terms of what reorderings are allowed

|                 |   | memory access 0 |   |
|-----------------|---|-----------------|---|
|                 |   | L               | S |
| memory access 1 | L | ?               | Ş |
|                 | S | ?               | ? |

#### Weaker models?

We can specify them in terms of what reorderings are allowed



Allows stores to drain from the store buffer in any order

# Other memory models?

We can specify them in terms of what reorderings are allowed



#### **RMO - Relaxed Memory Order**

If memory access 0 appears before memory access 1 in program order, can it bypass program order?

Very relaxed model!

## Other memory models?

• FENCE: can always restore order using fences. Accesses cannot be reordered past fences!



#### **Any Memory Model**

If memory access 0 appears before memory access 1 in program order, and there is a FENCE between the two accesses, can it bypass program order?

```
int x[1] = \{0\};
int y[1] = \{0\};
```

First thing: change our syntax to pseudo code

## Thread 0:

```
L:mov %t0, [y]
```

S:mov [x], 1

## Thread 1:

```
L:mov %t1, [x]
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```

First thing: change our syntax to pseudo code You should be able to find natural mappings to any ISA

### Thread 0:

L:%t0 = load(y)

S:store (x, 1)

## *Thread 1:*

L:%t1 = load(x)

S:store(y,1)

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

## Thread 0:

```
L:%t0 = load(y)
```

S:store(x, 1)

## Thread 1:

L:%t1 = load(x)

S:store(y, 1)

```
int x[1] = \{0\};
int y[1] = \{0\};
```

```
Question: can t0 == t1 == 1?
```

Get out our lego bricks and try for sequential consistency

## Thread 0:

```
L:%t0 = load(y)
```

S:store (x, 1)

$$L:%t0 = load(y)$$

S:store (x, 1)

#### Thread 1:

$$L: %t1 = load(x)$$

S:store(y,1)

$$L:%t1 = load(x)$$

S:store(y, 1)

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks



#### Thread 1:

L: %t1 = load(x)

S:store(y,1)

Not allowed under sequential consistency!

satisfy constraints

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks

#### Thread 0:

$$L:%t0 = load(y)$$

S:store(x, 1)

L:%t0 = load(y)

respect program order

S:store(x,1)

L:%t1 = load(x)

S:store(y,1)

satisfy constraints

memory access 1

#### Thread 1:

L:%t1 = load(x)

S:store(y,1)

memory access 0

L

S

| NO | Different<br>address |
|----|----------------------|
| NO | NO                   |

What about TSO?

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks

#### Thread 0:

L:%t0 = load(y)

S:store (x, 1)

L: %t0 = load(y)

respect program order

S:store (x, 1)

L: %t1 = load(x)

S:store(y,1)

satisfy constraints

memory access 1

Thread 1:

L: %t1 = load(x)

S:store(y,1)

memory access 0

| NO | Different<br>address |
|----|----------------------|
| NO | NO                   |

What about TSO? NOT ALLOWED!

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks

#### Thread 0:

$$L:%t0 = load(y)$$

S:store(x, 1)

L:%t0 = load(y)

respect program order

S:store(x,1)

L:%t1 = load(x)

S:store(y,1)

satisfy constraints

memory access 1

### Thread 1:

L: %t1 = load(x)

S:store(y,1)

memory access 0

L

NO Different address

Different

address

NO

What about PSO?

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks

#### Thread 0:

$$L:%t0 = load(y)$$

S:store (x, 1)

L:%t0 = load(y)

respect program order

S:store(x,1)

L: %t1 = load(x)

S:store(y, 1)

satisfy constraints

memory access 1

### *Thread 1:*

L:%t1 = load(x)

S:store(y,1)

memory access 0

\_

S

| NO | Different<br>address |
|----|----------------------|
| NO | Different<br>address |

What about PSO? NO!

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks

#### Thread 0:

$$L:%t0 = load(y)$$

S:store(x, 1)

L:%t0 = load(y)

respect program order

S:store (x, 1)

L: %t1 = load(x)

S:store(y,1)

satisfy constraints

memory access 1

## Thread 1:

L: %t1 = load(x)

S:store(y,1)

memory access 0

YES Different address

different Different address address

What about RMO?

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks

#### Thread 0:

$$L:%t0 = load(y)$$

S:store(x, 1)

L:%t0 = load(y)

respect program order

S:store (x, 1)

L: %t1 = load(x)

S:store(y,1)

satisfy constraints

memory access 1

Thread 1:

L: %t1 = load(x)

S:store(y,1)

memory access 0

L

address

S

address

YES Different address

different Different

What about RMO?

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks

#### Thread 0:

$$L:%t0 = load(y)$$

S:store(x, 1)

L:%t0 = load(y)

respect program order



L:%t1 = load(x)

S:store (y, 1)

satisfy constraints

memory access 1

#### Thread 1:

L:%t1 = load(x)

S:store(y, 1)

memory access 0

L

S

YES

Different address

different address
address

What about RMO? YES!

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks

### Thread 0:

L:%t0 = load(y)

S:store (x, 1)

L:%t0 = load(y)

respect program order

S:store(x, 1)

L:%t1 = load(x)

S:store(y,1)

satisfy constraints

memory access 1

How do we disallow the behavior in RMO?

## Thread 1:

L:%t1 = load(x)

S:store(y,1)

memory access 0

L

S

YES Different address

different Different address

S

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks

#### Thread 0:

L:%t0 = load(y)



## Thread 1:

L:%t1 = load(x)

S:store(y,1)

memory access 0

L

YES

Different address

different Different address

memory access 1

How do we disallow the behavior in RMO?

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks



S:store (x, 1)



respect program order

S:store (x, 1)

fence

L: %t1 = load(x)

S:store(y, 1)

satisfy constraints

memory access 1

How do we disallow the behavior in RMO?

## Thread 1:

L: %t1 = load(x)

S:store(y,1)

memory access 0

| YES       | Different<br>address |
|-----------|----------------------|
| different | Different            |
| address   | address              |

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks



different

address

Different address

Now we cannot break program order past the fence! Are we done?

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks



```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == t1 == 1?

Get out our lego bricks



# One more example

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == 1 and t1 == 0?

## Thread 0:

S:store (x, 1)S:store (y, 1)

S:store (x, 1)

S:store(y, 1)

## Thread 1:

L:%t0 = load(y)

S:%t1 = load(x)

L:%t0 = load(y)

L:%t1 = load(x)

```
int x[1] = \{0\};
int y[1] = \{0\};
```

#### Thread 0:

```
S:store (x, 1)
S:store (y, 1)
```

S:store (x, 1)

S:store(y, 1)

Question: can t0 == 1 and t1 == 0?

start off thinking about sequential consistency

## Thread 1:

L:%t0 = load(y)

S:%t1 = load(x)

L:%t0 = load(y)

L:%t1 = load(x)

```
Global variable:
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```

start off thinking about sequential consistency

## Thread 0:

S:store (x, 1)S:store (y, 1)

respect program order

S:store(x,1)

S:store(y, 1)

L:%t0 = load(y)

L:%t1 = load(x)

satisfy constraints

#### Thread 1:

L:%t0 = load(y)

S: %t1 = load(x)

```
Global variable:
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```



```
Global variable:
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```



```
Global variable:
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```



What about PSO?

```
Global variable:
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```



```
Global variable:
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```



What about PSO? YES

```
Global variable:
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```



Now it is disallowed in PSO

```
Global variable:
```

```
int x[1] = \{0\};
int y[1] = \{0\};
```



What about RMO?

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == 1 and t1 == 0?

## Thread 0:

```
S:store (x, 1)
```

fence

S:store(y, 1)



```
int x[1] = \{0\};
int y[1] = \{0\};
```

```
Question: can t0 == 1 and t1 == 0?
```

#### Thread 0:

```
S:store(x,1)
fence
S:store(y,1)
```



What about RMO? The loads can be reordered also!

```
int x[1] = \{0\};
int y[1] = \{0\};
```

Question: can t0 == 1 and t1 == 0?

## Thread 0:

```
S:store (x, 1)
fence
```

S:store(y, 1)

L: %t1 = load(x)



Different

address

Different

address

YES

Different

address

What about RMO? add a fence

```
int x[1] = \{0\};
int y[1] = \{0\};
```

```
Question: can t0 == 1 and t1 == 0?
```

#### Thread 0:

```
S:store(x,1)
fence
S:store(y,1)
```



Now the relaxed behavior is disallowed

## Memory consistency in the real world

## • Historic Chips:

- X86: TSO
  - Surprising robust
  - mutexes and concurrent data structures generally seem to work
  - watch out for store buffering
- IBM Power and ARM
  - Very relaxed. Similar to RMO with even more rules
  - Mutexes and data structures must be written with care
  - ARM recently strengthened theirs

### Memory consistency in the real world

### Historic Chips:

- X86: TSO
  - Surprising robust
  - mutexes and concurrent data structures generally seem to work
  - watch out for store buffering
- IBM Power and ARM
  - Very relaxed. Similar to RMO with even more rules
  - Mutexes and data structures must be written with care
  - ARM recently strengthened theirs

Companies have a history of providing insufficient documentation about their rules: academics have then gone and figured it out!

Getting better these days

### Memory consistency in the real world

- Modern Chips:
  - RISC-V: two specs: one similar to TSO, one similar to RMO
  - Apple M1: toggles between TSO and weaker
  - Vulkan does not provide any fences that provide S L ordering

### Memory consistency in the real world

- PSO and RMO were never implemented widely
  - I have not met anyone who knows of any RMO taped out chip
  - They are part of SPARC ISAs (i.e. RISC-V before it was cool)
  - These memory models might have been part of specialized chips
- Interestingly:
  - Early Nvidia GPUs appeared to informally implement RMO
- Other chips have very strange memory models:
  - Alpha DEC basically no rules

## Where do programming languages fit in?

- One of the highest priorities of a programming language
  - Write once, run everywhere

start with both of the grids for the two different memory models

language C++11 (sequential consistency)

NO NO

S NO NO

target machine

. S

, ,

S ?

start with both of the grids for the two different memory models

language C++11 (sequential consistency)

\_\_\_\_\_

NO NO

S NO NO

target machine TSO (x86)

S

NO different address

start with both of the grids for the two different memory models

language C++11 (sequential consistency)

L !

L NO NO

find mismatch

target machine TSO (x86)

. S

NO different address

start with both of the grids for the two different memory models

language C++11 (sequential consistency)

L

S

L

S

| _  | _  |
|----|----|
| NO | NO |
| NO | NO |

find mismatch

Two options:

make sure stores are not reordered with later loads

make sure loads are not reordered with earlier stores target machine TSO (x86)

. S

NO different address

start with both of the grids for the two different memory models



start with both of the grids for the two different memory models



start with both of the grids for the two different memory models





This should help you see why you want to reduce the number of atomic load/stores in your program

start with both of the grids for the two different memory models

language C++11 (sequential consistency)

L S

. NO NO

S NO NO

How about this one?

target machine PSO

S

NO different address

NO different address

start with both of the grids for the two different memory models

language C++11 (sequential consistency)

L !

NO NO

S NO NO

target machine PSO

\_ S

NO different address

NO different address

start with both of the grids for the two different memory models



### Memory orders

- Atomic operations take an additional "memory order" argument
  - memory order seq cst default
  - memory order relaxed weakest

Where have we seen memory\_order\_relaxed?

### Relaxed memory order

language C++11 (sequential consistency)

ı

S

| NO | NO |
|----|----|
| NO | NO |

language C++11 (memory\_order\_relaxed)

. S

different different address different different address address

basically no orderings except for accesses to the same address

language C++11 (memory\_order\_relaxed)

S

address

different different address address different different S

address

target machine TSO (x86)

S

different NO address NO No

language C++11 (memory\_order\_relaxed)

L S

L different address different address different address

lots of mismatches!

target machine TSO (x86)

S

NO different address



L S

different address address

S different address different address

lots of mismatches!

But language is more relaxed than machine

so no fences are needed

S

target machine TSO (x86)

. S

| NO | different<br>address |
|----|----------------------|
| NO | No                   |

Do any of the ISA memory models need any fences for relaxed memory order?

### language C++11 (memory\_order\_relaxed) S S S S Different Different Different NO YES NO different different address address address address address Different Different Different S S NO NO NO different different address S address address address address **TSO PSO RMO**

## Memory order relaxed

- Very few use-cases! Be very careful when using it
  - Peeking at values (later accessed using a heavier memory order)
  - Counting (e.g. number of finished threads in work stealing)
  - DO NOT USE FOR QUEUE INDEXES

### More memory orders: we will not discuss in class

- Atomic operations take an additional "memory order" argument
  - memory order seq cst -default
  - memory order relaxed weakest
- More memory orders (useful for mutex implementations):
  - memory order acquire
  - memory order release
- EVEN MORE memory orders (complicated: in most research it is omitted)
  - memory order consume

# A cautionary tale

```
Thread 0:
m.lock();
display.enq(triangle0);
m.unlock();
```

```
Thread 1:
    m.lock();
    display.enq(triangle1);
    m.unlock();
```

```
Thread 0:
m.lock();
display.enq(triangle0);
m.unlock();
```

```
Thread 1:
m.lock();
display.enq(triangle1);
m.unlock();
```

We know how lock and unlock are implemented

```
Thread 0:
SPIN:CAS(mutex, 0, 1);
display.enq(triangle0);
store(mutex, 0);
```

```
Thread 1:
SPIN:CAS (mutex, 0, 1);
display.enq(triangle1);
store(mutex, 0);
```

We know how lock and unlock are implemented We also know how a queue is implemented

```
Thread 0:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
```

```
Thread 1:
SPIN:CAS(mutex,0,1);
%i = load(head);
store(buffer+i, triangle1);
store(head, %i+1);
store(mutex,0);
```

We know how lock and unlock are implemented We also know how a queue is implemented

What is an execution?

```
Thread 0:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
```

```
Thread 1:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle1);
store(head, %i+1);
store(mutex, 0);
```

CAS (mutex, 0, 1);

if blue goes first
it gets to complete
its critical section
while thread 1 is spinning

# Thread 0: SPIN:CAS (mutex, 0, 1); %i = load (head); store (buffer+i, triangle0); store (head, %i+1); store (mutex, 0);

```
Thread 1:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle1);
store(head, %i+1);
store(mutex, 0);
```

```
CAS (mutex, 0, 1);
%i = load (head);
store (buffer+i, triangle0);
store (head, %i+1);
store (mutex, 0);
```

# Thread 0: SPIN:CAS (mutex, 0, 1); %i = load (head); store (buffer+i, triangle0); store (head, %i+1); store (mutex, 0);

```
Thread 1:
SPIN:CAS(mutex,0,1);
%i = load(head);
store(buffer+i, triangle1);
store(head, %i+1);
store(mutex,0);
```

```
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
```

now yellow gets a change to go

# Thread 0: SPIN:CAS (mutex, 0, 1); %i = load (head); store (buffer+i, triangle0); store (head, %i+1); store (mutex, 0);

```
Thread 1:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle1);
store(head, %i+1);
store(mutex, 0);
```

now yellow gets a change to go

```
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store (mutex, 0);
```

```
Thread 0:
SPIN:CAS(mutex,0,1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex,0);
```

```
Thread 1:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle1);
store(head, %i+1);
store(mutex, 0);
```

what can happen in a PSO memory model?

NO Different address

NO Different address

```
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
```

```
Thread 0:
SPIN:CAS (mutex, 0, 1);
%i = load (head);
store (buffer+i, triangle0);
store (head, %i+1);
store (mutex, 0);
```

```
Thread 1:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle1);
store(head, %i+1);
store(mutex, 0);
```

what can happen in a PSO memory model?

L S

NO Different address

NO Different address

```
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
```

```
Thread 0:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
```

```
Thread 1:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle1);
store(head, %i+1);
store(mutex, 0);
```

what can happen in a PSO memory model?

NO Different address

NO Different address



What just happened if this store moves?

### Nvidia in 2015

Nvidia architects implemented a weak memory model

Nvidia programmers expected a strong memory model

Mutexes implemented without fences!

### Nvidia in 2015













bug found in two Nvidia textbooks

We implemented a side-channel attack that made the bugs appear more frequently

These days Nvidia has a very well-specified memory model!

```
Thread 0:
SPIN:CAS (mutex, 0, 1);
%i = load (head);
store (buffer+i, triangle0);
store (head, %i+1);
store (mutex, 0);
```

```
Thread 1:
SPIN:CAS(mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle1);
store(head, %i+1);
store(mutex, 0);
```

what can happen in a PSO memory model?

NO Different address

NO Different address

```
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store(mutex, 0);
```

How to fix the issue?

```
Thread 1:
SPIN:CAS (mutex, 0, 1);
%i = load (head);
store (buffer+i, triangle1);
store (head, %i+1);
fence;
unlock contains fence
before store!
```

what can happen in a PSO memory model?

L S

NO Different address

NO Different address

```
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store (mutex, 0);
CAS (mutex, 0, 1);
%i = load(head);
store(buffer+i, triangle0);
store(head, %i+1);
store (mutex, 0);
```

CAS (mutex, 0, 1);

How to fix the issue?

your unlock function should contain a fence!

```
Thread 1:
SPIN:CAS (mutex, 0, 1);
%i = load (head);
store (buffer+i, triangle1);
store (head, %i+1);
fence;
unlock contains fence
before store!
```

what can happen in a PSO memory model?

L S

NO Different address

NO Different address



How to fix the issue?

your unlock function should contain a fence!

### Memory Model Strength

**TSO** 

• If one memory model M0 allows more relaxed behaviors than another memory model M1, then M0 is more *relaxed* (or *weaker*) than M1.

• It is safe to run a program written for M0 on M1. But not vice versa

|   | L  | S                    |   | L  | S                    |   | L                    | S                    |
|---|----|----------------------|---|----|----------------------|---|----------------------|----------------------|
| L | NO | Different<br>address | L | NO | Different<br>address | L | YES                  | Different<br>address |
| S | NO | NO                   | S | NO | Different<br>address | S | Different<br>address | Different<br>address |

PSO

RMO

### Memory Model Strength

- Many times specifications are weaker than implementations:
  - A chip might document PSO, but implement TSO:
    - Why?

|   | L  | S                    |   | L  | S                    |   | L                    | S                    |
|---|----|----------------------|---|----|----------------------|---|----------------------|----------------------|
| L | NO | Different<br>address | L | NO | Different<br>address | L | YES                  | Different<br>address |
| S | NO | NO                   | S | NO | Different<br>address | S | Different<br>address | Different<br>address |

**TSO** 

PSO

RMO

## What memory model does your GPU have?

Visit the GPU harbor! Demo

If time... General Concurrent Set

#### Set Interface

- Unordered collection of items
- No duplicates

We will implement this as a sorted linked list

#### Set Interface

- Unordered collection of items
- No duplicates
- Methods
  - add (x) put x in set
  - remove (x) take x out of set
  - contains (x) tests if x in set

### List Node

```
class Node {
  public:
    Value v;
    int key;
    Node *next;
}
```

#### The List-Based Set



(min & max possible keys)

## Sequential List Based Set

#### add(b)



#### remove(b)



## Sequential List Based Set



# Coarse-Grained Locking



# Coarse-Grained Locking



## Coarse-Grained Locking



#### Schedule

- Concurrent set
  - Coarse-grained lock
  - fine-grained lock
  - optimistic locking

## Fine-grained Locking

- Requires careful thought
- Split object into pieces
  - Each piece has own lock
  - Methods that work on disjoint pieces need not exclude each other







































#### Concurrent Removes



#### Concurrent Removes



# Uh, Oh



## Uh, Oh

#### Bad news, c not removed



#### Problem

- To delete node c
  - Swing node b's next field to d

- Problem is,
  - Data conflict:
  - Someone deleting b concurrently could direct a pointer to C

















































## Adding Nodes

- To add node e
  - Must lock predecessor
  - Must lock successor
- Neither can be deleted