

# Bachelor Project

Jacob Herbst(mwr148), Jonas Flach Jensen (sjm233)

Cryptographic library for FPGA's



Advisor: Kenneth Skovhede

abstrct

# Contents

| Li | st of             |                                       | 5       |
|----|-------------------|---------------------------------------|---------|
|    |                   | Figures                               | 5       |
|    | <u>.</u> .        |                                       |         |
| 1  | Intr              | <del> </del>                          | 6       |
|    |                   | 1.0.1 Project Objective               | 6       |
|    |                   | 1.0.2 Report Structure                | 6       |
|    |                   | 1.0.3 Requirements for the reader     | 6       |
| 2  | Bac               | ground                                | 7       |
|    | 2.1               | Field Programmable Gate Arrays        | 7       |
|    | 2.2               | Synchronous Message Exchange          | 7       |
|    | 2.3               | A crypto library                      | 8       |
|    |                   | 2.3.1 Hashing                         | 8       |
|    |                   | 2.3.2 Cipher                          | 9       |
| 3  | T ih.             | ary functions 1                       | 1       |
| J  | 3.1               |                                       | 1       |
|    | 3.2               |                                       | 2       |
|    | $\frac{3.2}{3.3}$ |                                       | 3       |
|    | 3.4               |                                       | 5       |
|    | 5.4               | ChaChazo                              | J       |
| 4  | Imp               | lementation 1                         | 7       |
|    | 4.1               | MD5                                   | 7       |
|    |                   | 4.1.1 naive                           | 7       |
|    |                   | 4.1.2 First optimization approach     | 8       |
|    |                   | 4.1.3 Further optimizations           | 9       |
|    | 4.2               | SHA256                                | 9       |
|    |                   | 4.2.1 Naive                           | 9       |
|    |                   | 4.2.2 Optimizations                   | 9       |
|    | 4.3               | AES                                   | 20      |
|    |                   | 4.3.1 Naive                           | 20      |
|    |                   | 4.3.2 Optimisation 1                  | 21      |
|    | 4.4               | ChaCha                                | 21      |
|    |                   | 4.4.1 Naive                           | 21      |
|    |                   | 4.4.2 First optimization              | 21      |
| 5  | Res               | ults                                  | 3       |
|    | 5.1               | MD5                                   | 23      |
|    |                   |                                       | 23      |
|    |                   | 0 1                                   | 24      |
|    |                   |                                       | 25      |
|    | 5.2               | · · · · · · · · · · · · · · · · · · · | 25      |
|    |                   |                                       | 25      |
|    |                   |                                       | 26      |
|    |                   | ·                                     | 27      |
|    | 5.3               | · · · · · · · · · · · · · · · · · · · | 27      |
|    |                   |                                       | 27      |
|    |                   | 0 1                                   | 28      |
|    |                   | ·                                     | 29      |
|    | 5.4               | · · · · · · · · · · · · · · · · · · · | 29      |
|    |                   |                                       | r<br>RO |

| 4   |  | CONTENTS |
|-----|--|----------|
| i . |  | CONTENTS |

|              | 5.4.2 Takeaways                                      | 30 |
|--------------|------------------------------------------------------|----|
| 6            | Discussion 6.1 SME as a tool for Software developers | 31 |
| 7            | Conclusion                                           | 34 |
| A            | AES Look Up Table                                    | 36 |
| $\mathbf{B}$ | Modes of operations                                  | 37 |

# List of Illustrations

### Figures

| 2.1                                                  | Merkle-Damgård construction                                                                                                                                                                                                                                      |
|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6               | MD5 Rounds       11         A SHA256 round       13         ShiftRows operation       14         Seed of ChaCha20       15         ChaCha20 Quarter Round       16         ChaCha20 Rounds       16                                                              |
| 4.1                                                  | Pipeline MD5                                                                                                                                                                                                                                                     |
| 5.1<br>5.2<br>5.3<br>5.4                             | Power consumption of MD5 designs25Power consumption of SHA256 designs26Power consumption of AES designs29Power consumption of ChaCha20 designs30                                                                                                                 |
| 6.1<br>6.2                                           | Levels of hardware abstraction, note that SME is the top level 31 A visualization of the pipeline stages of MD5 (SHA-2 is similar). The proposed bus is the dotted line                                                                                          |
| B.1<br>B.2<br>B.3                                    | Electronic Codebook (ECB) mode       37         Cipher Block Chaining (CBC) mode       37         Counter (CTR) mode       37                                                                                                                                    |
| Table                                                | es                                                                                                                                                                                                                                                               |
| 3.1                                                  | All rounds of a single MD5 iteration                                                                                                                                                                                                                             |
| 4.1                                                  | MD5 pipeline                                                                                                                                                                                                                                                     |
| 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.8 | MD5: FPGA Versions23MD5: FPGA and CPU comparisons24SHA256: FPGA Versions25SHA256: FPGA and CPU comparisons26AES: FPGA Versions27AES: FPGA and CPU comparisons28ChaCha20: FPGA Versions29ChaCha20: FPGA and CPU comparisons30ChaCha20: FPGA and CPU comparisons30 |
| A.1                                                  | AES Look Up Table                                                                                                                                                                                                                                                |

### Introduction

Cryptography is an essential branch of both mathematics and computer science. It is used in wast variety of fields, from security to compression and data validation. Because of their widespread use, cryptographic algorithms should be fast and efficient without exposing vulnerabilities. With this in mind, algorithms are often developed with hardware as a major consideration. With hardware in focus, cryptographic functions are appropriate for a wider variety of devices since the generality of a CPU is not critical. Some examples include low-resource devices, Field Programmable Gate Arrays (FP-GAs), and Application Specific Integrated Circuits (ASICs). Devices such as the latter two are similar in that they are designed to compute a specific task instead of doing general computations. This allows the devices to do faster computations at a lower resource cost since the need for generality is omitted. The advantage of an FPGA over an ASIC is that it is generally more approachable for private users and academics and that they can be field programmed, meaning the specific computational "purpose" can be changed, whereas ASICs are "soldered" to its purpose. Based on this, we wanted to explore how accessible FPGA programming is and if it would be possible to get any competitive advantage from an FPGA over CPUs without prior experience with FPGA development.

#### 1.0.1 Project Objective

This project's main objective is to implement a cryptographic library that can be synthesized on an FPGA; hence a secondary objective explores the area of FPGA development. This is done using a high-level programming model (Synchronous Message Exchange) intended for FPGA development. This approach is chosen rather than using a Hardware Description Language, as it allows for easier implementation and focuses on the algorithmic aspect, omitting the low-level focus. Hence, no need for us to know how to write HDL. The library consists of four cryptographic functions, which cover various cryptographic purposes and their peculiarities in the specific implementation. We have implemented each cryptographic function naively and then tried to improve these by pipelining the computation. Lastly, we have made comparisons of how well a naive version compares to a pipelined one and how well it compares with its CPU alternative.

#### 1.0.2 Report Structure

Chapter 2 presents some background knowledge about the target device, Synchronous Message Exchange (SME), and cryptography. Chapter 3 will present the four cryptographic functions in the library in the following order: MD5, SHA256, AES, ChaCha20. Chapter 4 revolves around the implementation of the functions, focusing on SME and how the design corresponds to FPGAs rather than the actual C# code used in the project. Chapter 5 presents the performance of the functions and the proposed optimizations. Chapter 6 will serve as a discussion on SME as a tool for FPGA development and proposals for future work. Finally, we conclude in Chapter 7.

#### 1.0.3 Requirements for the reader

It is assumed the reader of this report has a knowledge equivalent to that of a 6th semester bachelor student in computer science or higher.

## Background

This chapter will present the theoretical aspect applied in implementing our cryptographic library. Firstly, we will briefly give a high-level overview of the target device, Field Programmable Gate Array, followed by an introduction to the programming model which has enabled us to implement the cryptographic functions included in the library. A review of the different cryptographic terms and constructs used in the library is presented for good measure.

The algorithm of the four cryptographic functions in the library is presented in detail in the following order: MD5, SHA256, AES, and ChaCha20.

#### 2.1 Field Programmable Gate Arrays

Field Programmable Gate Array (FPGA) is an integrated circuit that can be reconfigured in the "field". It stands as the opposite of an Application Specific Integrated Circuit (ASIC), which will have a single purpose, whereas FPGA's can be reprogrammed to have different purposes. It means that an FPGA can be configured to work as a CPU, a GPU, or something else entirely. This can be done in Hardware Description Languages such as Verilog or Very High-Speed Integrated Circuit Hardware Description Language (VHDL) and typically run through a program to synthesize the design on the FPGA. FPGA's consist of a set of Configurable Logic Gates (CLBs) and interconnects between these. CLBs are the reason FPGA's are reprogrammable. They differ from classic logic gates as NAND and such, used in a CPU, since they are constructed by look up tables, which can be reprogrammed, instead of fixed gates. Since these lookup tables can be built for specific purposes, an FPGA can be programmed to do one thing and do it well. This lack of generality is often suitable for both performance and power consumption, compared to a CPU, which needs to be able to do general processing and thus, in general, has more waste.

### 2.2 Synchronous Message Exchange

Synchronous Message Exchange (SME) is a programming model to enable FPGA development for software programmers using high-level languages. SME is based on Communicating Sequential Processes (CSP) and at its core constructs from said process calculi, making use of the elements which has proven useful in hardware design[1]. Using the following concepts from the CSP model[2], SME can be derived:

- A program consists of a set of named processes.
- Each process runs concurrently with no form of sharing with other processes.
- Concurrent processes can communicate using message passing.

SME has a similar notion of processes. There exist two types of SME processes, simple process and a simulation process. Of these, the simple process corresponds to a process in CSP as described above. Each simple process in SME will only share communication channels and constants with the other processes. Simple processes will consist of a set of input and output busses, an onTick function, which will run on every clock tick, and a set of optional variables and functions. Since the model revolves around mapping to hardware, every construct inside a simple process should have a fixed size,

which means no dynamic lists, while-loops, etc. On the other hand, simulation processes will not be a part of the actual hardware design, making dynamic constructs legal. Furthermore, simple processes have an optional property Clocked Process which means the process will be triggered in parallel with all the other clocked processes at every clock tick, whereas non clocked processes first will be triggered when all processes it depends on is finished. For the communications channels, SME extends the concepts from CSP by using buses. Instead of using explicit naming for sources and destinations, each process will consist of a set of input and output busses that it can read and write to, respectively. Furthermore, these buses use broadcasting as means of synchronization instead of the blocking non-buffered approach. The broadcasting happens every clock cycle on the internal clock. A bus is essentially just a collection of fields that can be read and written depending on the process's access, merely a data transfer object. Thus a simple (and pointless) process that adds two numbers might have two input busses X{valid,x} and Y{valid,y}. Inside the onTick function, which will be run every tick of the internal clock of SME, could then add the two values x and y if their valid fields were set to true and write the result to a bus RES{valid, res}. It is worth noting that a process should not necessarily have one, or possibly multiple, "valid"-flags which shows if there is any data on the bus, but this is common in cases where the processes communicate using the ready/valid handshake, for instance, the one specified by the AXI protocols, which is the process communications protocol we will be using. It is easy to see how an SME model can be transformed into a dependency graph with processes being nodes and buses the edges. From the dependency graph, it is possible to create an Abstract Syntax Tree (AST) which can be translated into VHDL code[1], thus creating the bridge from the high-level model to the low-level hardware implementation. This, in turn, can be fed into a tool such as Xilinx Vivado to synthesize the implementation to actual hardware. For the cryptographic library covered in this report, we will be using the C# implementation of SME by the models creators[1].

#### 2.3 A crypto library

Cryptographic functions are used by developers across most branches, whether communicating securely over a network or hashing programs to do version control. So there is a motive for having a crypto library for FPGA's. Such a processor has been made before. IBM created their own "IBM 4758 Secure Coprocessor"[3]. Another point is modern Hardware Security Modules (HSM) which also do this. However, the problem with the existing solutions is that many of them require setting up a royalty-based licensing deal, making it difficult to use for experimental development, small projects, research, and academics. So we set out to create an open-source crypto library.

The crypto library consists of 4 cryptographic functions, two of which are hash functions, MD5 and SHA-256, and two of which are ciphers, AES, and ChaCha.

It should also have an API allowing users to utilize these functions in their projects, as they would with any other library. These implementations should also be optimized in terms of speed to compete with the existing software solutions.

#### 2.3.1 Hashing

Hashing is a mathematical concept referring to using a hash function to map some data of arbitrary size to a value of a fixed size. Cryptographic hash functions are a subset of all hash functions. The reason for this is that for a hash function to be a cryptographic hash function, it needs to uphold several properties to ensure it is secure, such as ensuring that it is hard to find collisions. Computers also have limited space in memory which limits the implementation of hash functions. Lastly and most importantly, computers can't

do true randomness. If a hash function can be implemented with a limited input space, it is pseudo-random, and upholds specific properties listed below, it can be categorized as a "Cryptographic Hash Function".

- It should be deterministic, as the same hash must be computed given the same input.
- It is unreasonably hard to predict the hashed value. One reason for this is the requirement to exercise the avalanche effect, meaning the tiniest change in the input message would resolve significant changes in the hash.
- It is collision-resistant, meaning it is unreasonably hard to find two different messages to have the same hash.

#### Merkle-Damgård construction

As stated previously, this library includes implementations of MD5 and SHA-256. These are very similar in design and follow a widely known construction method for cryptographic hashing, the Merkle-Damgård construction. One of the reasons this approach is desirable, when developing a cryptographic hashing algorithm, is because the hash function will be collision-resistant given the compression function itself is collision-resistant [4]. From Figure 2.1 one can see the construction of the hashing function. One can see that the message will be padded to have a certain length since any compression function must work on a fixed size. The compression function f will initially take two arguments, the initialization vector (IV) and the first message block. f will then produce a result of the same size as the initialization vector. This result will then be fed into the next iteration of f and the second block of the message. This process is repeated until the entire padded message has been processed. From here, a potential finalization function can be applied to improve the hash, and a hashed value is hence produced.



Figure 2.1: Merkle-Damgård construction

#### 2.3.2 Cipher

Ciphers are algorithms used for symmetric encryption and decryption of data. This means that rather than generating a fixed-sized output like most (if not all) hash functions, a cipher should always output as many bits as its input. There are generally two types of ciphers: block ciphers and stream ciphers. They a similar in that they always have to be a bijective mapping from key/plaintext to ciphertext, such that no two plaintexts can map to the same ciphertext. Furthermore, Claude Shannon defined[5] that secures ciphers should have confusion and diffusion. Confusion meaning a bit of the ciphertext should depend on the key in multiple ways, such that no connection between those two is easily observable. Diffusion meaning a single change of bit in the plaintext should change most bits in the ciphertext. For their internal workings, the two types of ciphers are, however, vastly different.

#### Block ciphers

Block ciphers are defined to work on a fixed-sized block of bits, which often, and in

the case of AES, is 128 bits. This requires some considerations; firstly, data that is not a multiple of the block size will require some sort of padding. There exists no single standard for padding a block. To handle data that does not directly fit into a single block multiple Modes of operations are defined. They differ quite a lot in detail, but all conceptually turns the block cipher into a stream. Appendix B shows 3 different "popular" modes of operation. The most simple is Electronic Code Book (ECB), which will independently encrypt each data block. It is worth noting that this is not the most secure mode since identical data blocks will produce identical cipher blocks. Another more secure method is Cipher Block Chaining (CBC), which will xor the previous block's ciphertext with the plaintext of the current block before encrypting the block. This approach is an embarrassingly sequential method as block i is dependent on the result of block i-1. More parallel and secure modes also exist, such as Counter Mode (CTR) and Galois Counter Mode (GCM). These work by taking a nonce as input to the cipher instead of the plaintext. The result from doing AES encryption on the nonce will then be XORed with the plaintext. Each block after the initial will then take the nonce increased by some fixed size per block. Modes such as ECB and CBC needs a separate decryption algorithm to produce the plaintext from the cipher, whereas CTR can use the same as the plaintext XOR nonce<sub>encrypted</sub> = cipher, and cipher XOR nonce<sub>encrypted</sub> = plaintext.

#### Stream ciphers

A stream cipher, as the name suggests, works using stream and is thus independent of size. Stream ciphers generate a pseudorandom keystream, which will be combined with the plaintext. Most often, this combination will be by XOR, such that bit 0th of the plaintext will be XORed with the 0th bit of the keystream.

## Library functions

#### 3.1 MD5

The Message-Digest algorithm MD5 is a reasonably simple one-way hashing function that produces a 128-bit digest specified in 1992 in RFC 1321[6]. The MD5 algorithm will thus create a 128-bit digest from an arbitrary-sized message of n bits. Since MD5 uses a Merkle-Damgård construction, it follows Figure 2.1. It will thus partition the n bit message into smaller blocks of 512 bits. This is done by following a fairly common padding scheme, seen in the Merkle-Damgård family. It is done by always padding the message with a single set bit followed by a series of 0's until the message length = 448 mod 512. Thus in situations where the original message has a length of 448 mod 512, a 1 is followed by 511 bits of 0's. Lastly, a Merkle-Damgård strengthening is applied by appending a 64-bit representation of the message length mod  $2^{64}$  to the padded message, resulting in every partition being 512 bits wide. Each partition of the message will then be fed into the compression f function in Figure 2.1.



Figure 3.1: Rounds of MD5. Each of the two outer circles, is what corresponds to the f-function in Figure 2.1. Each of f function consists of a set of functions which will hash the (A,B,C,D) vector and forward it to the next round. The last round of an application of f will forward the vector to the next application of f on the next block of the message.

Figure 3.1 shows the expanded compression function f. f will modify a 128-bit initialization vector (A, B, C, D), with the initial value:

[ A: 0x67542301, B: 0xefcdab89, C: 0x98badcfe, D: 0x10325476 ] f will use the following four functions, defined as such, to in "bitwise parallel" produce independent and unbiased bits in each of the rounds.

$$F(X,Y,Z) = (X \land Y) \lor (\neg X \land Z) \tag{3.1}$$

$$G(X, Y, Z) = (X \land Z) \lor (Y \land \neg Z) \tag{3.2}$$

$$H(X,Y,Z) = X \oplus Y \oplus Z \tag{3.3}$$

$$I(X,Y,Z) = Y \oplus (X \vee \neg Z) \tag{3.4}$$

In  ${\sf f}$  a total number of 64 rounds will be computed, each of the functions 1-4 is applied a total of 16 times. Figure 3.1 shows each of the specific rounds, where

[abcd k s i]

denotes  $a = b + ((a + round(b, c, d) + M[k] + K[i]) \ll s)$ , and round denotes the

function corresponding to one of the 4 functions corresponding to that round, M denotes the current 16-word buffer of the padded message and K[i] denotes floor( $2^{32} \cdot |\sin(i+1)|$ ).

```
round 1 :: F
[ABCD 0 7 1] [DABC 1 12 2] [CDAB 2 17 3] [BCDA 3 22 4]
[ABCD 4 7 5] [DABC 5 12 6] [CDAB 6 17 7] [BCDA 7 22 8]
[ABCD 8 7 9] [DABC 9 12 10] [CDAB 10 17 11] [BCDA 11 22 12]
[ABCD 12 7 13] [DABC 13 12 14] [CDAB 16 17 11] [BCDA 11 22 12]
[ABCD 12 7 13] [DABC 13 12 14] [CDAB 14 17 15] [BCDA 16 22 12]
[ABCD 1 5 5 17] [DABC 6 9 18] [CDAB 11 14 19] [BCDA 6 2 20]
[ABCD 1 5 5 17] [DABC 10 9 22] [CDAB 11 14 19] [BCDA 6 20 20]
[ABCD 3 5 29] [DABC 10 9 22] [CDAB 11 14 19] [BCDA 4 20 24]
[ABCD 1 5 2 99] [DABC 2 9 30] [CDAB 7 14 31] [BCDA 8 20 28]
[ABCD 3 5 29] [DABC 2 9 30] [CDAB 7 14 31] [BCDA 12 20 32]
[ABCD 1 4 33] [DABC 8 11 34] [CDAB 11 16 35] [BCDA 12 20 32]
[ABCD 1 4 37] [DABC 6 11 42] [CDAB 3 16 43] [BCDA 6 23 44]
[ABCD 1 4 45] [DABC 11 142] [CDAB 3 16 43] [BCDA 6 23 44]
[ABCD 9 4 45] [DABC 12 11 46] [CDAB 16 47] [BCDA 2 23 48]
[ABCD 1 6 49] [DABC 7 10 50] [CDAB 16 15 55] [BCDA 1 21 56]
[ABCD 1 6 49] [DABC 7 10 50] [CDAB 16 15 55] [BCDA 1 21 56]
[ABCD 8 6 57] [DABC 1 10 62] [CDAB 6 15 55] [BCDA 1 21 56]
```

Table 3.1: All rounds of a single MD5 iteration

When all rounds are completed, the new vector  $(A_1 \ , B_1 \ , C_1 \ , D_1)$  added to the vector from before the rounds will store the digest of that block. This digest will then serve as the initial vector for the next block of the message. We can thus see there is a True Data Dependency (RAW) between the compression function on the block i depending on the result from the compression function on block i-1.

#### 3.2 SHA256

SHA256 is a one-way Secure Hash Algorithm, which is where it gets its name from. It is part of the SHA2 family and was designed and published by the NSA. SHA256, like MD5, is based upon the Merkle-Damgård construction.

The 256 part refers to the output size of 256 bits. SHA256 can take input of any size (depending on the implementation) but works on chunks of 512 bits and then outputs a digest or hash of 256 bits. Other versions from the SHA2 family exist, like SHA512 and the truncated versions like SHA224 and SHA384. All of which are very similar.

The SHA256 routine can be expressed as some initialization and then four computation stages. All of which works on the massage encoded in binary. All operations are also bitwise.

Firstly all constants and variables get initialized. All members of the SHA family use some preset constants for their initial round of calculations. SHA256 uses an array of size 64, K, consisting of the first 32 bits of the fractional parts of the cube roots of the first 64 prime numbers. It also uses eight working variables  $H_i$  with an initial value of the first 32 bits of the fractional parts of the square roots of the first 8 prime numbers. These H variables get updated with each round and contain the final hash after the final round.

Then the message gets padded. In SHA256, the message bit-length needs to be a multiple of 512. The padding scheme consists of appending a 1 at the end of the message and then appending 0's until the message has a length of x\*512+448. Finally, the length of the original message is appended as a big-endian 64-bit integer. This also results in SHA256 not being able to handle messages that have a length of over  $2^{64}$ .

For the first stage of the computation is to expand the message

As mentioned the input block is of 512 bits, so sixteen 32 bit words. These gets extended

3.3. AES 13

to 64 32 bit words. The extention of the input block works as follows:

$$W[i] = \begin{cases} M[i] & \text{for } 0 \le i \le 15\\ \sigma_1(W_{i-2}) + W[i-16] + \sigma_0(W_{i-15}) + W[i-7] & \text{for } 16 \le i \le 63 \end{cases}$$
(3.5)

The second stage is to update the H variables.

The third stage is to compute ch, maj,  $temp_1$  and  $temp_2$  for each of the 64 entries in the array K and the expanded message W.

For the last stage, the H variables get updated one last time, containing the final hash. Then they get appended together and returned.



Figure 3.2: A SHA256 round

#### 3.3 **AES**

The Advanced Encryption Standard (AES) is a symmetric block cipher and specified as the standard for encryption by the National Institute of Standards and Technology (NIST). As AES is the standard for encryption, it is used chiefly everywhere and is critical to include in a cryptographic library. The algorithm behind AES is called Rijndahl and was chosen since it had a good balance of security, performance on a vast variety of devices[7]. Rijndael is a Substitution-permutation (SP) network that manipulates a block and key size of any multiple of 32 in the range 128-256 bits. In the exact specification of AES, the block size is fixed to 128 bits, where the key potentially can be 128, 192, or 256 bits. The 128 bits are arranged in a 4 x 4 column-major order matrix. As stated, AES is an SP network, meaning it is constructed as a series of rounds of substitutions and permutations. More precisely, the algorithm is listed as follows:

1. KeyExpansion: The key, whether it be 128, 192 or 256 bits is expanded using a keyschedule which will expand a key into the number of rounds + 1 keys. The schedule look as follows:

$$W_i \begin{cases} K_i & \text{if } i < N \\ W_{i-N} \oplus \text{SubWords}(W_{i-1} \lll 8)) \oplus \text{rcon}_{i/N} & \text{if } i \geq N \text{ and } i \equiv 0 (\text{mod } N) \\ W_{i-N} \oplus \text{SubWords}(W_{i-1}) & \text{if } i \geq N, \ N > 6, \text{ and } i \equiv 4 \ (\text{mod } N) \\ W_{i-N} \oplus W_{i-1} & \text{otherwise} \end{cases}$$

where  $i = 0...4 \cdot \text{rounds} - 1$ ,  $K_i$  is the i<sup>th</sup> 32 bit word of the original key. W is a 32-bit word of the expanded key. N is the number of words in the original key

and subword and rcon being defined as follows:

$$SubWord([b_0b_1b_2b_3]) = [S(b_0)S(b_1)S(b_2)S(b_3)]$$
(3.6)

With S being the Substitution box explained later for the SubBytes function.

- 2. The initial round-key is XORed with the plaintext.
- 3. SP round: the rounds of the SP is performed by first doing a substitution which officially is called SubBytes[8], followed by the permutation, which consists of 2 functions ShiftRows and MixColumns, which will ensure the 4x4 matrix is permuted and diffused. Lastly, the round-key is XORed with the result. This is done 9, 11, or 13 times depending on whether the key size is 128, 192, or 256 bits, respectively.
- 4. The last round will work like the other, except it will only permute the rows and not the columns.

**Subbytes** is a non-linear byte substitution and is usually implemented as a lookup table. It is calculated in 2 steps first by taking the multiplicative inverse in the Galois field  $GF(2^8)$  followed by an affine transformation over GF(2):

$$b_i = b_i \oplus b_{(i+4)\%8} \oplus b_{(i+5)\%8} \oplus b_{(i+6)\%8} \oplus b_{(i+7)\%8} \oplus c_i$$

with  $b_i$  denoting the  $i^{th}$  bit of the byte and  $c_i$  denoting the  $i^{th}$  bit of 0x63. Since these and mostly every calculation in AES operates on Galois fields, we can be certain the cipher also will be 128 bits. The lookup table can be seen in Appendix A. \text{ textasciitilde}

**ShiftRows** will transform the 4x4 input matrix by rotating the rows 0 to 3 bytes to the left, meaning the first row  $\{b_0, b_4, b_8, b_{12}\}$  will not be rotated, the second row will be rotated one bit to the left, i.e.  $\{b_5, b_9, b_{13}, b_1\}$  after the rotation. Likewise the 3rd row is shifted 2 and the last row is shifted 3 to the left (or 1 to the right). The transformation can be seen in Figure 3.3



Figure 3.3: ShiftRows operation. Shows the rearrangement of the bytes in the matrix

**MixColumns** takes each column as a polynomial over the  $GF(2^8)$  and is multiplied (mod  $x^4 + 1$ ,as it is a finite field) by  $a(x) = 3x^3 + x^2 + x + 2$ , which can be written as a matrix as:

$$\begin{bmatrix} s_{0,c}' \\ s_{1,c}' \\ s_{2,c}' \\ s_{3,c}' \end{bmatrix} = \begin{bmatrix} 2 & 3 & 1 & 1 \\ 1 & 2 & 3 & 1 \\ 1 & 1 & 2 & 3 \\ 3 & 1 & 1 & 2 \end{bmatrix} \begin{bmatrix} s_{0,c} \\ s_{1,c} \\ s_{2,c} \\ s_{3,c} \end{bmatrix}$$

3.4. CHACHA20 15

Where c denotes the column, multiplication is as described above, and addition is XOR. The equivalent inverse functions can be used for decryption, as Rijndael is truly invertible, meaning an implementation in a reversible programming language would result in correct encryption or decryption based on whether the function was called or uncalled. The original paper for Rijndael[8] describes how these different steps can be implemented using lookup tables. This implementation can be realized on any 32-bit system with 4096 bits of memory, as we would need 4 lookup tables of 256 32-bit entries. That is one table for each column with all the 256 values in  $GF(2^8)$ . The tables can simply be computed:

$$T_{0}[a] = \begin{bmatrix} S[a] \cdot 02_{16} \\ S[a] \\ S[a] \\ S[a] \cdot 03_{16} \end{bmatrix} T_{1}[a] = \begin{bmatrix} S[a] \cdot 03_{16} \\ S[a] \cdot 02_{16} \\ S[a] \\ S[a] \end{bmatrix} T_{2}[a] = \begin{bmatrix} S[a] \\ S[a] \cdot 03_{16} \\ S[a] \cdot 02_{16} \\ S[a] \end{bmatrix} T_{3}[a] = \begin{bmatrix} S[a] \\ S[a] \\ S[a] \cdot 03_{16} \\ S[a] \cdot 02_{16} \end{bmatrix}$$

$$(3.7)$$

these will then get used in a round transformation as

$$e_j = T_0[a_{0,3}] \oplus T_1[a_{1,2}] \oplus T_2[a_{2,1}] \oplus T_3[a_{3,0}] \oplus k_j$$
 (3.8)

where  $a_{x,y}$  denotes the byte in row x and column y and j is the round transformation. This approach are generally considered faster as it reduces each round to 16 lookups and 16 XORs compared to the normal approach where memory needs to be moved around. This is approach however is more prone to cache timing attacks and since the introduction of AES instruction set in 2010 this method is no longer the fastest on CPUs.

#### 3.4 ChaCha20

ChaCha20 (From hereon just called ChaCha) is a stream cipher intended to be a fast and efficient standby cipher in case AES is compromised[9]. Unlike block ciphers, such as AES, which works on a fixed-sized block of text, stream ciphers work on a per-byte level. This is usually done by combining the plaintext with a pseudorandom stream of digits using XOR. Since the objective of the cipher is to generate a random stream, one first needs a seed. The seed of ChaCha is 16 32 bit words, laid out as such:

| expa | nd 3  | 2-by  | te k  |
|------|-------|-------|-------|
| KEY  | KEY   | KEY   | KEY   |
| KEY  | KEY   | KEY   | KEY   |
| ВС   | NONCE | NONCE | NONCE |

Figure 3.4: Seed of ChaCha20

As one can see, the layout of the seed is relatively simple and constitutes 4 parts:

- A 4 word constant "expand 32-byte k", which is a classic case of a "nothing up my sleeve number".
- A 256 bit key in little-endian order.
- A word for the block counter (BC). This is sufficient for up to 256GB of plaintext.
- A nonce which spans 3 words in little-endian.

It might seem counter-intuitive that the seed would include a word, which holds the current block number. However, the result of each iteration of ChaCha20 will result in 16 words generated for the stream. Since the rest of the seed will stay the same for the entire encryption, the increasing block counter will ensure that no two "blocks" should result in the same cipher, and essentially including the CTR mode of operation for block ciphers into the streaming cipher. The confusion part of the algorithm follows a simple add-rotate-XOR (ARX) structure. Every round is based on only simple arithmetic add, left rotations, and XOR operations. More specifically ChaCha20 consist of 20 round of which each consist of 4 quarter rounds will confuse 4 input words. Each quarter round looks as shown in Figure 3.5



Figure 3.5: ChaCha20 Quarter Round

ChaCha will perform 20 rounds consisting of 4 quarter rounds. For a quarter-round (QR) in an even-numbered round it will take a column of the seed as the input, an odd-numbered round will work on diagonals.



Figure 3.6: ChaCha20 Rounds

Lastly, when the 20 rounds have been computed, the initial seed and the modified version are index-wise added, giving a resulting block of 16 words of the stream, and this stream can then be XORed with the plaintext to get the plaintext cipher.

## Implementation

This chapter will go over the implementation-specific details of the algorithms described in the previous chapter. The implementation details will mainly be focused on the usage of SME and how we can structure the algorithms using the different components of SME, to get a working FPGA solution. We describe these implementations first by its naive model, followed by how we can structure a pipeline to improve the performance of each algorithm. We do not explain how the generated VHDL code gets routed to hardware, and we do not describe any interface to use the FPGA from an actual program.

We will be using the streaming AXI protocol (from hereon, just called AXI) for all implementations. AXI is a lightweight protocol for synchronizing data transactions between hardware components. It specifies some standards for a ready/valid handshake between components. This means that whenever a Master component is ready (the valid flag is set) to send data over a bus, and the slave is ready to receive data simultaneously, a transaction is completed. This should ensure that the FPGA version should work with a potential callable interface.

#### $4.1 \quad MD5$

#### 4.1.1 naive

As explained in Section 2.2, SME consists of busses and processes. We can define the MD5 algorithm naively using 4 busses and one simple process.

The compression function itself is wholly contained in the single clocked process and works as described in 3.1. The significant difference comes in the data flow. Since our program will be mapped to hardware, we cannot have variable sizes; everything must be static. Thus we have opted for an approach that will receive 512 bits, corresponding to a single message block of the entire message, over the Message which we describe later. The process will both handle the padding and the compression and thus stand as an "independent" bus having no dependency on external computations.

For the bus interface between the simulation process and the MD5 process, we considered two overall approaches, Firstly, one could have 2 input buses to the process, one which would contain the message and one which would contain the IV to modify. However, we find this approach unnecessary as the initialization vector is fixed for every hash, thus the alternative. Since we use the C# implementation of SME, we can easily store the Digest locally inside the process as a field. We will only require a single data bus with the message. We can define the Message bus as such:

```
public interface IMessage : IBus {
    [InitialValue(false)] bool Valid { get; set; }
    [FixedArrayLength(MAX_BUFFER_SIZE)]
    IFixedArray<byte> Message { get; set; }
    int BufferSize { get; set; }
    int MessageSize { get; set; }
    [InitialValue(true)] bool Last { get; set; }
    [InitialValue(true)] bool Head { get; set; }
    [InitialValue(false)] bool Set { get; set; }
}
```

A byte array Message is used to store the message block itself. BufferSize will be updated for every iteration or tick, and denotes how many values in the buffer are set, essentially flag for when the message should be padded. MessageSize will be set in

the initial tick and denote the length of the entire message used for the Merkle-Damgård strengthening. The last 3 flags are used to handle some "edge-cases". Head Denotes that the initialization vector should be reconstructed. Last is used to denote when a block is the last in the message. The block cannot be filled with more than 447 bits. Set is used when the initial 1 should be set but where the block is not the last in the message, for instance, when the length of the message is 448.

Since we also need to receive the digest from the process, we also need an output bus. This bus is, however, reasonably uncomplicated. It only consists of a Valid flag and the Hash as an array of 4 32-bit words.

Lastly, we want 2 additional busses to make our design comply with the AXI protocol. This bus will be the most basic of all busses and contain only a single flag to show if the process is ready to receive data. It will thus be wired such that the MD5 process will have an in-going bus to know when it is safe to send the digest to the simulation and an out-going ready bus to let the simulation know when to send the message values.

#### 4.1.2 First optimization approach

To make the algorithm more efficient, the length of the circuit produced in the VHDL code should be reduced. Meaning we want the simple process to do less. For the initial approach, we can notice that the compression function in MD5 works in rounds. Figure 4.1 shows how the hash function as a whole up can be split up into 5 smaller processes and build a pipeline from this. One process for message formatting and one for each of the 4 rounds. In our actual implementation, we further added 2 processes:

- A message-converter process between the message formatting and round 1 (f) to convert the message from bytes to unsigned integers.
- A combiner that does the last addition of the two vectors.

Each of these processes should be clocked and thus run concurrently on each clock tick, and the results of each process will be sent to the next.



Figure 4.1: Highlevel overview of the MD5 pipeline. Each circle is a process and an arrow can be seen as a data bus. The downwards facing arrow carries the initial message and the leftmost arrow is simply (A,B,C,D). All arrows going out from a round carries both (A,B,C,D) and the block.

One problem we have faced with this general approach is that MD5 is embarrassingly sequential because of the RAW dependency, as described in section 3.1, is that we need a bus between the process which calculates the 16 first rounds (F) and the combinator process. As of now, we have not sorted the logic of this "wiring" out. Hence our pipelined version is only able to calculate messages of <448 bits. A bit of a hack that could be implemented easily would be to extend the Top Level Bus (the bus which is exposed to other devices) with a vector (A,B,C,D). Thus one could simply chain the computations together. In any case, a RAW dependency will create a stall in the concurrent pipeline, as seen in Table 4.1. Such a long stall has a big difference in throughput, which will be elaborated in section 5.1.

4.2. SHA256

| Independent message blocks |       |       |       |       |       |       |       |       |   |  |
|----------------------------|-------|-------|-------|-------|-------|-------|-------|-------|---|--|
| clock                      | 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8 |  |
|                            | $P_1$ | $M_1$ | $F_1$ | $G_1$ | $H_1$ | $I_1$ | $C_1$ |       |   |  |
|                            |       | $P_2$ | $M_2$ | $F_2$ | $G_2$ | $H_2$ | $I_2$ | $C_2$ |   |  |

| Dependent message blocks |       |       |       |       |       |       |       |       |       |       |       |       |
|--------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| clock                    | 0     | 1     | 2     | 3     | 4     | 5     | 6     | 7     | 8     | 9     | 10    | 11    |
| -                        | $P_1$ | $M_1$ | $F_1$ | $G_1$ | $H_1$ | $I_1$ | $C_1$ |       |       |       |       |       |
|                          |       | $P_2$ | $M_2$ | -     | -     | -     | -     | $F_2$ | $G_2$ | $H_2$ | $I_2$ | $C_2$ |

Table 4.1: Shows how the proposed MD5 pipeline would work in case of smaller messages (independence) and larger messages (dependence), where P are the padding process, M is the formatter, F, G, H, I is each of the rounds and C is the last vector addition.

#### 4.1.3 Further optimizations

Because the initial optimization approach showed good promise we wanted to see how well a deeper pipeline performed. Hence we further chose to make versions that propagated the rounds into 8, 16, 32, and 64 processes. The results of this can be seen in Section 5.1. As of now, each of our pipelined versions only work on messages <448 bits. Since we have not been able to fix the additional signal wirering.

#### 4.2 SHA256

The implementation of SHA256 is very similar to that of the implementation of MD5, since they both are hashing algorithms of the Merkle-Damgård construction. The significant difference is that SHA uses big-endian encodings while MD5 uses little-endian.

#### 4.2.1 Naive

The naive unoptimized SHA256 implementation upholds the same general structure in the code, including the padding and block fetching as the naive MD5. The only difference is that the output digest is 256 bits, so an array of eight 32 bit unsigned integers, and the format is changed from little-endian to big-endian in the padding and fetch block routines.

So all the busses are set the same and functions the same as in MD5. The exception of the array in the Digest output bus is extended to contain a 256-bit hash.

The SHA256 algorithm is implemented as described in Section 3.2. That is the OnTick function will first pad the input buffer, followed by an expansion of the function from 512 bits to 2048 bits and lastly computing the 64 rounds.

The calculations for ch, maj, s1, and s0 could be their own functions, but they have been left as written out since they are simple and shouldn't significantly affect performance.

#### 4.2.2 Optimizations

Since SHA256 is so similar to MD5, we can apply the same pipeline approaches as we did for MD5. One difference, however, is the block expansion, which likewise can be pipelined. Thus we should theoretically be able to create an even deeper pipeline for SHA256. Because the target FPGA runs out of resources even before pipelining the

rounds, we have not looked into this. The problem and the resource usage will be explained further in Section 5.2.

#### 4.3 AES

#### 4.3.1 Naive

Just like for the other algorithms, AES can naively be implemented as a single simple process. That is, we could implement the SME implementation of AES as a single process that can do both encryption and decryption and then have some checks in the OnTick function. This, however, poses some unwanted effects. First, we add unnecessary complications to the process as it would have to multiple things at once. Furthermore, and more importantly, a combined encrypter/decrypter reduces the utilization of the library, since not all (and the most useful) modes of operations need a specific decryption function as shown in Section 2.3.2 and Appendix B. Thus in a hypothetical scenario where the design includes both encryption and decryption might take up 40 pct. of an FPGA, and a design with only encryption would take up 20 pct. It is clear to see how many resources are wasted. Thus we have decided that for the base case implementation, encryption and decryption should be separate processes. We will only go over the implementation of encryption as the process for decryption is the exact inverse computationally as described in section 3.3 and the structure thus follows symmetrically. For the design, a single bus with four fields, as seen below, suffices. It consists of two Valid flags, which work similarly to the one described for MD5. Furthermore, there are two-byte arrays with the size of  $BLOCK\_SIZE = 128$  as this implementation is a 128-bit key AES. We have one array for storing the data and one for storing the key. Once again, we do not want to make the process itself flexible with multiple AES versions as it will reduce the resource utilization on an FPGA. This is because the optionality of additional rounds for a 256-bit key version would map these extra computations to hardware, making the circuit more complex and more demanding for Vivado to route the design and have a harder time meeting the timing constraints. In Section 5.3 we will take a brief look at this. If 128 key encryption suffices, the overhead from including the four extra rounds for 256 is wasteful.

Notice furthermore, the bus is named IPlainText but could just as well have been called IData or something similar as the same bus can be used for both the plaintext and the cipher as the algorithm is symmetrical. However, for the output bus, we do not have to output the key, assuming the result is sent back to the device that called the function.

```
public interface IPlainText : IBus {
      [InitialValue(false)]
      bool ValidKey { get; set; }
      [InitialValue(false)]
      bool ValidData { get; set; }
      [FixedArrayLength(BLOCK_SIZE)]
      IFixedArray<byte> Key { get; set; }
      [FixedArrayLength(BLOCK_SIZE)]
      IFixedArray<byte> Data { get; set; }
}
```

For the actual AES process, we have decided to only support full blocks of 128 bits because of the lack of a padding standard. We have decided to implement both the classic algorithm and the T-box approach described earlier to see if there actually was a significant performance difference.

4.4. CHACHA 21

#### 4.3.2 Optimisation 1

AES has shown to be quite fast even in the naive implementation (see Section 5.3); however, it should still be a reasonably slow approach compared to a pipelined solution, as long as the FPGA can handle the additional logic. Exactly as the other algorithms. We notice that AES likewise uses rounds, and the single naive process from before can be divided such that each round of AES can be contained in its own process. This is easily implemented compared to MD5 and SHA, which have a round dependency. This approach initially seems to have a flaw that might underutilize the LUT's of the FPGA, leading to worse performance. Section 2.2 described how there is no sharing between processes, and henceforth they can not have access to the same lookup tables/T-boxes. Corollary, every process that needs access to one of the lookup tables will have to have it defined for itself. Arguably this is a wasteful approach as the size of lookup tables will be 36 KB instead of 4 KB. This should then be more LUTs used, leading to harder routing, which results in lower performance. This showed not to be a problem (elaborated in Section 5.3). Another approach we tried was to use Block RAM (BRAM), which is enabled through Components in SME. The initial idea was to enable 8 of these in each process, such that we would have two copies of each of the T boxes, one in each BRAM. We need two copies of each because using a True Dual Port Memory component only allows for two lookups at a time. At the time of writing, there are some errors when translating the C# code to VHDL, leading us not to investigate if this approach would be faster.

#### 4.4 ChaCha

#### 4.4.1 Naive

Just like AES, ChaCha will work in two phases. The initial phase will be to set up the seed. After the initial setup, the only modification to the initial seed will be the block counter. We will thus have a similar bus to that of AES. The only difference is that we also need to give the nonce with the input bus. Every iteration will perform ChaCha described in 3.4. Like the other algorithms, we have opted for a total solution, meaning the FPGA solution should be as independent as possible. Such that our chacha20 version will not merely produce the keystream but will produce the cipher itself. Thus the input bus should look like this:

Where  $BLOCK\_SIZE = 16$  and  $TEXT\_SIZE = 64$ .

#### 4.4.2 First optimization

ChaCha encourages concurrency and parallelism, as each chunk of the keystream can be computed entirely independently of each other in a similar fashion to AES. Thus a pipelined version is easy to implement compared to the has functions. We can very

easily split the 20 rounds into 20 processes, and even if the FPGAs limitations allow for it, we can reduce down to each quarter round (QR) to its own process.

### Results

This chapter will go over the performance of the implementations described in the previous chapter. The main focus for our benchmarks has been Throughput and power usage. For comparisons, we settled on similar CPU implementations. The different implementations have been tested against the C# standard library equivalent algorithms and ensure that the results are correct. The only exception for this ChaCha as it still is a quite uncommon cipher. All implementations synthesized using Xilinx Vivado on a Zynq Zedboard, which is a low-end FPGA. For comparisons, we have chosen to include different implementations, in C, C#, and OpenSSL, using openssl speed -evp "algorithm". Unfortunately, we have not been able to get our hands on the board in time, and we stand with some limitations on the benchmarking results. The reported frequency is the results synthesizing the design through Xilinx Vivado. For comparisons, we settled for a Raspberry pi 4B. The reason being, this having a lowend processor similar to the one on the Zedboard, a Broadcom BCM2711, Quad-core Cortex-A72 (ARM v8) 64-bit SoC @ 1.5GHz. Because of promising results, we further compare our results with an Intel i5-7500.

#### 5.1 MD5

#### 5.1.1 Throughput

| Version           | $f_{max}(Mhz)$ | $clocks_{hi/lo}$ | $TP(MBps)_{hi/lo}$ | LUT   | FF    |
|-------------------|----------------|------------------|--------------------|-------|-------|
| Naive             | 2.38           | b                | 152.3              | 11607 | 2304  |
| $\mathrm{Proc}_4$ | 9.5            | hi(6)/lo(6)      | 266/101            | 10247 | 5226  |
| $Proc_8$          | 19             | hi(10)/lo(10)    | 532/122            | 10087 | 7538  |
| $Proc_{16}$       | 33.5           | hi(18)/lo(18)    | 937/119            | 10206 | 12162 |
| $Proc_{32}$       | 65             | hi(34)/lo(34)    | 1817/123           | 10149 | 21347 |
| $Proc_{64}$       | 115            | hi(66)/lo(66)    | 3209/112           | 10350 | 39718 |

Table 5.1: Performance and statistics over the different MD5 implementations.  $f_{max}$  is the clock rate reported from Vivado. Clocks describe how many clock cycles it takes to calculate **b** blocks, where  $hi(x) = x + 2 \cdot blocks$  and  $lo(x) = 2 + 6 \cdot blocks$  describe a best and worst-case scenario, respectively. The throughput (TP) is calculated as  $(b_{bits} \cdot f_{max})/(clocks \cdot 8)$ . LUT is the number of Look-Up Tables used in the design. FF is the reported amount of Flip Flops used. Proc<sub>i</sub> denotes how many i processes the 64 rounds are distributed over.

As can be seen in Table 5.1, there is a monumental difference between the naive versions. Even the most simple of the pipelines has a 74.6 pct increase over the naive version and the highest performing version, which calculates only a single round in each process more than 20 times faster than the naive version. This comes at the cost of a lot more Flip-Flops but with slightly fewer LUTs. It is, however, quite remarkable that such performance increases are achievable without doing specific FPGA optimizations as such but simply applying pipelining. Especially one aspect has been surprising to see. To keep track of the input block, each process simply forwards it from its input bus to its outputbus. Thus one would assume this computation would take a relatively long time compared to calculating a single round value, but this has not been the case.

The reason might be because this is optimized away by Vivado. However, one aspect to be aware of is that the pipelined versions actually "theoretically" perform worse than the naive version. The worst case scenario happens when the string to hash is very long as the process thus becomes inherently sequential. Thus the "cycles saved" from pipelining will amount to simply 2 cycles, and since the pipelined versions have additional computations, signals, etc., that need to be routed, these will not be as fast as the naive version. Thus if the user need to hash long inputs instead of many short ones, the naive version would be preferable. Comparing the implementations to the CPU versions, the

| Version  | Naive | $Proc_{64}$ | С#  | С   | $OpenSLL_{low}$ | $\overline{\mathrm{OpenSLL}_{high}}$ |
|----------|-------|-------------|-----|-----|-----------------|--------------------------------------|
| TP(MBps) | 152   | 3210        | 287 | 256 | 42              | 293                                  |
|          |       |             | 604 | 622 | 81              | 691                                  |

Table 5.2: Performance comparison of the worst and best MD5 FPGA implementations and the various CPU versions. The C# uses the System.Security.Cryptography.MD5, the C version is our implementation and are optimized with -03. The OpenSSL is from openssl speed -evp md5. Each of the CPU implementations has two values, the first being the Pi results and the second the I5 results.

naive only perform adequately with the C version on the Pi. Likewise, it seems to beat OpenSSL<sub>low</sub> by quite a margin. The OpenSSL<sub>low</sub> is the worst utilization of the openssl speed, which happens on message sizes of 16 bytes. Compared to the worst utilization of OpenSSL, this is a speedup of more than 300 pct. One should keep in mind that OpenSSL only works on inputs of 16 bytes, which is not nearly enough to fill a block, and thus entire blocks of data are not processed, meaning there is a significant spill. Even when running the same benchmarks on the I5, 16 bytes are merely 81 MB/s. Thus to get the full utilization, we should focus the attention on 256-byte blocks or higher, as the 64-byte blocks will have a round of "wasteful" computation as this block is purely padding and not part of the message size. Compared to all the other CPU versions, the naive version performs poorly, especially on the I5, where most versions are around 4 times faster. On the other hand, the best-performing pipeline outperforms all the CPU versions by a significant amount by at least 4.6 times. This is a significant increase in speed, emphasizing how well an FPGA can perform if designed correctly. However, the Throughput of the optimal pipeline will only serve as the theoretical maximum, and in a real-world example, such speed might not be observable depending on how fast the host can provide the data for the FPGA.

#### 5.1.2 Power Consumptions

From the previous section, we showed that our FPGA solution could outperform not only low-end CPUs but also mid-end CPUs by quite a margin. But, not only is the FPGA able to achieve high throughput it also does it at very low power consumption. Figure 5.1 shows the power consumption as reported by Vivado. The power consumption of the naive version sums up to 0.016 watts without including the processing system, which is almost 11 times less than the optimized version using 0.189 watts. Thus, we can see that one needs only 11 times as much power to get a speed increase of 20 times. Interestingly the most of the power usage can be attributed to the clocking. In any case, we can assume this to be very power efficient compared to the power used by a CPU without having any actual proof of this. We base this assumption that the processing system (PS7) uses at least 88 percent of the power.

5.2. SHA256 25



Figure 5.1: Powerconsumption of MD5 designs

#### 5.1.3 Takeaways

The takeaway from these results is that if one needs to hash long strings, one might as well choose a CPU implementation over our versions, and is one to use our implementations for such one should use the naive version, whereas the pipelined version will be a lot faster (or at least not be the bottleneck). If the power consumption by the computations, on the other hand, is more important than throughput, our naive version is a good alternative over the other implementations presented in the previous sections.

#### 5.2 SHA256

#### 5.2.1 Throughput

| Version  | $f_{max}(Mhz)$ | $\operatorname{clocks}_{hi/lo}$ | $TP(MBps)_{hi/lo}$ | LUT   | $\operatorname{FF}$ |
|----------|----------------|---------------------------------|--------------------|-------|---------------------|
| Naive    | 2.1            | b                               | 134.4              | 24330 | 2560                |
| $Proc_4$ | 8              | hi(6)/lo(6)                     | 223.9/85.3         | 24466 | 8938                |
| $Proc_8$ | 8              | hi(10)/lo(10)                   | 223.8/51.2         | 24756 | 14066               |

Table 5.3: Performance and statistics over the different SHA implementations.  $f_{max}$  is the clock rate reported from Vivado. Clocks describe how many clock cycles it takes to calculate **b** blocks, where  $hi(x) = x + 2 \cdot blocks$  and  $lo(x) = 2 + 6 \cdot blocks$  describe a best and worst-case scenario, respectively. The throughput (TP) is calculated as  $(b_{bits} \cdot f_{max})/(clocks \cdot 8)$ . LUT is the number of Look-Up Tables used in the design. FF is the reported amount of Flip Flops used. Proc<sub>i</sub> denotes how many i processes the 64 rounds are distributed over.

Looking at the statistics in Figure 5.3 one can see there is no real difference in Mhz between Proc<sub>4</sub> and Proc<sub>8</sub>. This, in turn, means there is a negligible performance difference in a best-case scenario, where many small hashes are calculated. On the other hand, the performance in a worst-case scenario is in favor of Proc<sub>4</sub>, since the pipeline of Proc<sub>8</sub> is longer and provides no additional speed because of the serialness. Thus the shorter pipeline Proc<sub>4</sub> should always be considered over any deeper pipeline for boards of similar size to the Zynq. The reason SHA cannot meet the same magnitude of improvement as MD5 is caused by the high usage of LUTs. Compared to MD5, SHA uses around 2.3 times as many LUTs (24466/10350), which makes the routing of the design

harder. The additional LUT usage comes from the expanding of the input block from 512 bits to 2048 bits. In any case, the pipelined versions do perform better than the naive version in an optimal scenario, by a 66.5 pct. However, in a worst-case scenario, the naive version is 55.6 pct faster than Proc<sub>4</sub>. Thus just as for MD5, the best-suited version will be application-specific. Just as with MD5, the throughput of the naive SHA

| Version                                 | Naive | $Proc_4$ | С#  | $OpenSLL_{low}$ | $OpenSLL_{high}$ |
|-----------------------------------------|-------|----------|-----|-----------------|------------------|
| $\overline{\mathrm{TP}(\mathrm{MBps})}$ | 134   | 224      | 163 | 42              | 165              |
|                                         |       |          | 438 | 61              | 461              |

Table 5.4: Performance comparison of the worst and best SHA FPGA implementations and the various CPU versions. The C# uses the System.Security.Cryptography.SHA256. The OpenSSL is from openssl speed -evp sha256. Each of the CPU implementations has two values, the first being the Pi results and the second the I5 results.

version is slower than the CPU versions. For the naive SHA version, the naive version is only 30 MBps slower than the CPU versions on the Raspberry Pi, whereas MD5 was only half as fast (difference of 141 MBps). Likewise, the pipelined version performs reasonably well compare to the Pi, with an overall increase of 35.7 pct. Comparing to the I5, the results are not as promising. The pipelined version is only about half as fast as the CPU versions.

#### 5.2.2 Power Consumptions

Figure 5.2 shows the power consumption of the naive version and Proc<sub>4</sub>. Once again, the results are very similar to those of MD5. The SHA version consumes only about 0.02 watts more than the naive MD5 version. This additional cost is attributed to additional signals and more logic required to compute SHA. Similarly, the pipelined version is a little more power-hungry than MD5. The thing to remember is that the throughput does not follow the same trend. Interestingly, most of the power consumption of the pipelined MD5 goes towards the clocks, whereas the power consumed by SHA is mainly placed in the computations. This might be because the pipeline is far deeper in MD5. The actual power usage for the two SHA versions is 0.036 watts for the naive version and 0.202 watts for Proc<sub>4</sub>, meaning the Proc<sub>4</sub> uses 5.6 times more power, but it only gives a 2-time speedup. Hence, the naive version is more power-efficient than the pipelined version.



Figure 5.2: Powerconsumption of SHA designs

5.3. AES 27

#### 5.2.3 Takeaways

The overall results for SHA are inferior to MD5. The pipelined version could compete with the Raspberry Pi but is still slower than an I5 processor. If power consumption is of concern, the naive version should always be chosen over the pipelined as the throughput increase does not match the increase in power usage.

#### 5.3 AES

#### 5.3.1 Throughput

| Version           | $f_{max}(Mhz)$ | clocks | TP(MBps) | LUT   | FF   |
|-------------------|----------------|--------|----------|-------|------|
| Naive             | 22             | b      | 352      | 10612 | 3195 |
| TBox              | 25             | b      | 400      | 16458 | 3195 |
| $\mathrm{Proc}_4$ | 68             | C(3)   | 544      | 16474 | 2817 |
| $Proc_{11}$       | 208            | C(10)  | 1663     | 15659 | 4383 |
| $Proc_{22}$       | 217            | C(24)  | 1662     | 15454 | 7401 |

Table 5.5: Performance and statistics over the different AES implementations.  $f_{max}$  is the clock rate reported from Vivado. Clocks describe how many clock cycles it takes to calculate **b** blocks, where  $C(x) = x + 2 \cdot blocks$ . The throughput (TP) is calculated as  $(b_{bits} \cdot f_{max})/(clocks \cdot 8)$ . LUT is the number of Look-Up Tables used in the design. FF is the reported amount of Flip Flops used. Proc<sub>i</sub> denotes how many i processes AES is distributed over.

From the different implementations as shown in Table 5.5 one can see quite interesting results. First and foremost, the TBox approach has merely 48 MBps higher throughput than the "standard" approach, and they each have their pros and cons. The standard (Naive) approach uses less power and uses fewer LUTs but at a little lower throughput. In Section 4.3.2 we described how we would assume the reasonably large lookup tables might be using up quite a lot of the FPGAs LUTs. This is, however, not the case as the naive version is using only 16500 LUTs comparing to the SHA256's 24300. Even more interesting is that splitting the calculations up into different processes does not increase the LUT usage. This suggests that the Vivado synthesizer recognizes the arrays from each process to be equivalent Read-Only Memory and thus can optimize it to a single table. Against the assumptions, this produces good results without having to use BRAM specifically. By making each round of AES its process, we get a four-fold increase in throughput from the naive TBox approach. We get no further improvement from reducing each process to only a half-round, suggesting that the overhead from signals is becoming the bottleneck.

In Section 4.3.1 we described how we rejected to make a solution that was flexible in its key size. The results shown in Table 5.5 hint that this has a good impact on the performance. Comparing our solution to the solution presented in the SME GitHub repository, which is more flexible in the key size, our solution outperforms this by a factor of 1.66, as it is reported to have a throughput of 1.92Gbps(240MB/s)[1]. This shows that we can trade off some flexibility for a significant speedup.

| Version  | Naive | $Proc_{11}$ | С#   | С   | $OpenSLL_{low}$ | $OpenSLL_{high}$ |
|----------|-------|-------------|------|-----|-----------------|------------------|
| TP(MBps) | 400   | 1963        | 70   | 198 | 72              | 89               |
|          |       |             | 1699 | 340 | 847             | 5722             |

Table 5.6: Performance comparison of the worst and best AES FPGA implementations and the various CPU versions. The OpenSSL is from openssl speed -evp aes-128-ecb. Each of the CPU implementations has two values, the first being the Pi results and the second the I5 results.

The results of AES are interesting compared to our other implementations in the sense that even the naive FPGA version is outperforming the CPU on the Pi. One can notice that our naive version has a throughput of 400 MB/s which is around 4.49 times as much as OpenSSL on its peak performance and that it likewise outperforms C# and our Cversion with 5.7 and 6.2 times, respectively. The I5, on the other hand, is quite a lot faster than the naive implementation, where only our C version is slower. The pipelined version \*Proc\*<sub>11</sub> is almost as fast as the C# version and faster than OpenSSL at its lowest performance. However, OpenSSL at its full capacity still has around 3.4 times higher throughput. These results emphasize the results presented from the previous sections, that an FPGA is faster at performing specific tasks than a CPU and shows how an ASIC, such as the AES-NI device in intel CPUs, is even better doing a specific task than an FPGA. One aspect to consider is that a Zyng board and an I5-7500 have about the same cost. Hence a Zynq is cheaper than the I5 since it also needs all the other computer components, such as Motherboard, RAM, etc. Even for high-end FPGAs, a "comparable" CPU can achieve similar performance. An article from 2020 which compares both pipelined and non-pipelined versions of AES on FPGA's shows that a pipelined version on a Virtex-5 (costing 12000 GBP) has a throughput of 14.9 GBps[10], whereas an AMD ThreadRipper 3970x (16000DKK) can achieve 12.9 GBps, which clearly shows how effective ASICs can be. So with this in mind, our results might not seem as bad.

#### 5.3.2 Power Consumptions

Figure 5.3 shows the power usage of the TBox version vs. the power usage of the fastest pipelined version  $Proc_{11}$ , which shows that the naive Tbox version is using a lot more power than the  $Proc_{11}$ . Thus we can easily say  $Proc_{11}$  is to prefer over the Tbox version. It is, however, possible that there is something wrong with the reported power consumption (or at least we cannot pinpoint why it is so high) since the power usage of  $Proc_{11}$  is more closely related to the power usage of MD5 and SHA, whereas the Tbox version has an abnormally high power usage.

5.4. CHACHA20 29



Figure 5.3: Powerconsumption of AES designs

#### 5.3.3 Takeaways

Just like for MD5, we have been able to gain some good performance improvement from pipelining. However, the improvements have not been significant enough to compete with CPUs with AES-NI. Interestingly enough, it seems like the pipelined version is more power-efficient and uses less power and hence should always be preferred over the naive Tbox version.

#### 5.4 ChaCha20

| Version     | $f_{max}(Mhz)$ | clocks | TP(MBps) | LUT   | FF    |
|-------------|----------------|--------|----------|-------|-------|
| Naive       | 1.25           | b      | 80       | 14670 | 3457  |
| $Proc_{11}$ | 40             | C(9)   | 1279     | 14736 | 16898 |
| $Proc_{22}$ | 82             | C(20)  | 2557     | 17565 | 32420 |

Table 5.7: Performance and statistics over the different ChaCha implementations.  $f_{max}$  is the clock rate reported from Vivado. Clocks describe how many clock cycles it takes to calculate **b** blocks, where  $C(x) = x + 2 \cdot blocks$ . The throughput (TP) is calculated as  $(b_{bits} \cdot f_{max})/(clocks \cdot 8)$ . LUT is the number of Look-Up Tables used in the design. FF is the reported amount of Flip Flops used. Proc<sub>i</sub> denotes how many i processes ChaCha is distributed over.

One would expect ChaCha to perform well because of the simplicity in computation, the fact it was designed for speed, and that the OpenSSL as reported in Table 5.8 is more than three times faster than AES as shown in Table 5.6. Despite this, the naive ChaCha has an abysmal throughput of 80 MBps. However, when pipelining ChaCha, the performance increase to expected levels. Splitting the rounds into 11 processes (one process for an even and an odd-numbered round along with an XOR round), we can increase the throughput by 16 times. Even further splitting of the processes can yield a throughput of 2557 MBps. Comparing this to the OpenSSL results as shown in Table 5.8, one can see it is still not quite enough to beat the throughput of an I5 but is far faster than a PI.

| Version  | Naive | Proc | $OpenSLL_{low}$ | $OpenSLL_{high}$ |
|----------|-------|------|-----------------|------------------|
| TP(MBps) | 80    | 2557 | 84              | 307              |
|          |       |      | 388             | 3092             |

Table 5.8: Performance comparison of the worst and best ChaCha FPGA implementations and the various CPU versions. The OpenSSL is from openssl speed -evp chacha20. Each of the CPU implementations has two values, the first being the Pi results and the second the I5 results.

#### 5.4.1 Power Consumptions

Figure 5.4 shows similarity to MD5 and SHA256. That is, the power is lower for the naive version is lower by using only 0.026 watts compared to  $Proc_{22}$ , which uses 236 watts. Thus the power usage is nine times higher, whereas the throughput difference is around 32 times, meaning  $Proc_{22}$  is far more power-efficient but at a higher cost. Nevertheless, once again, the power should be far lower than for a CPU.



Figure 5.4: Powerconsumption of ChaCha designs

#### 5.4.2 Takeaways

From pipelining, we can significantly increase the performance of ChaCha, but not enough to perform as well as a mid-range CPU, and thus if speed is critical, one might be better of with a CPU, whereas the FPGA still can provide decent throughput at a lower cost.

### Discussion

SME has worked well for us as a tool for developing FPGAs, as the results show even naive implementations uses few resources and although they weren't as fast as their CPU counterparts they weren't far behind. The major problems we encountered using SME were not with SME itself, but were with Vivado. So is this an improvement to programming FPGAs using VHDL?

#### 6.1 SME as a tool for Software developers

VHDL is a hardware description language that is commonly used for FPGA programming. It being a hardware description language makes it an abstraction to physically connecting signals together. Abstractions like this are usually created to make tasks easier for humans to write and read, but since VHDL is a "first-level" abstraction from hardware, it can be difficult for untrained people to use. SME is another level of abstraction from VHDL, since SME is a framework for C\ it should be easier for a lot of software programmers to use.



Figure 6.1: Levels of hardware abstraction, note that SME is the top level.

Since SME compiles to VHDL, it still has some of the same quirks. SME also requires the user to set up input and output busses and define certain processes, but it is comparetively not very much. SME also allows the user to write all the logic in C\. For us this was a big advantage, since we have worked in C\ before but had no knowledge working with VHDL.

As mentioned the major problems we encountered was in using Vivado to synthesize our implementations. There are alternatives to Vivado, but we have not had time to explore if they are any easier, or what their advantages/disadvanteges are.

An important thing to note is that even though it proved difficult to optimize SHA-2 and MD5 their naive implementations had a surprisingly large data-throughput and uses few resources. This is important since it was a fairly quick to get them implemented using SME. If we look past the Vivado problems we could have a prototype ready to use relatively quickly. Of course we had access to expert guidence, given that our supervisor helped create SME, however SME has still proved to be a usefull tool for FPGA programming.

#### 6.2 Future work

Due to time limitations we didn't acomplish all we set out to do. If given more time we would enable the pipelined versions of SHA-2 and MD5 to handle more than one block (448 bits) of data at a time. This could be done by introducing a bus to forward the result of the final stage back into the start stage. As showed previously this will be

effective for small messages, but due to the overhead and the data dependency of SHA-2 and MD5, it would not be better than the naive implementation.

Having pipelined all of the functions in our crypto-library we could also test different implementations to find the fastest configurations. As an example, our pipelined version of SHA-2 has it's 64 rounds split up into 4 stages with 16 rounds each. Here testing could determine whether it is faster to have more stages with fewer rounds or vice versa. As mentioned SHA-2 and MD5 are data dependant, so even our pipelined version needs to stall when the we are handling more than one block. When the data is being processed in stages F-I in Figure ??, pipeline stalls. So the only time save is from the pipelined stages before the actual calculations. So different sizes of the calculations stages in SHA-2 and MD5 might have some performance increases. Also we could test out similar projects that is already documented, such as the one mentioned later in this section. The next step after having finished the piplined versions will be creating a driver/interface to be able to communicate with the FPGA and call our functions in C. We would print our implementation on the Zyng zedboard FPGA, the same architecture as we've tested on in Vivado. Having the chip printed we would test it using a Raspberry Pi or similar low power ARM based controller. The reason for this being that ARM doesn't have any accelerated instructions for any of the algorithms implemented 1 To communicate between the Raspberry Pi and our FPGA, we'd need to create in interface, or driver, for it. This driver should be determine signals used for communication and how data gets transfered between the two devices.

#### 6.2.1 Known SHA256 improvements on FPGAs

The subject of running and optimizing hash functions on FPGAs isn't new. One work on this subject is "Improving SHA-2 Hardware Implementation", by R. Chaves, G. Kuzmanov, L. Sousa, and S. Vassiliadis. In their report, the biggest increase they documented was a throughput increase of 40% on the a VIRTEX II Pro FPGA(XC2P30-7) board. The increase comes from mesureing their own implementation against a commercial product (Helion) on the same board.

The improvements they found were some rescheduling of operations. SHA-2 is designed to have data dependency for previous rounds. So values of round i can not be computed untill round i-1 is finished, making unrolling and pipelining almost impossible. They did find some values and techniques they could optimize without increasing the circuit size much, which is usually a problem.

One improvement they did were to pre-calculate all possible values needed in round i+1 in round i. Of the variables A-H, only A and E are dependent on calculations, the rest just gets shifted. So the following was done:

$$E_{t+1} = D_t + \Sigma_1(E_t) + Ch(E_t, F_t, G_t) + H_t + K_t + W_t A_{t+1} = \Sigma_0(A_t) + Maj(B_t, C_t, D_t) + \Sigma(E_t) + Ch(E_t, F_t, G_t) + H_t + K_t + W_t A_{t+1} = \Sigma_0(A_t) + Maj(B_t, C_t, D_t) + \Sigma(E_t) + Ch(E_t, F_t, G_t) + H_t + K_t + W_t A_{t+1} = \Sigma_0(A_t) + Maj(B_t, C_t, D_t) + \Sigma(E_t) + Ch(E_t, F_t, G_t) + H_t + K_t + W_t A_{t+1} = \Sigma_0(A_t) + Maj(B_t, C_t, D_t) + \Sigma(E_t) + Ch(E_t, F_t, G_t) + H_t + K_t + W_t A_{t+1} = \Sigma_0(A_t) + Maj(B_t, C_t, D_t) + \Sigma(E_t) + Ch(E_t, F_t, G_t) + H_t + K_t + W_t A_{t+1} = \Sigma_0(A_t) + Maj(B_t, C_t, D_t) + \Sigma(E_t) + Ch(E_t, F_t, G_t) + H_t + K_t + W_t A_{t+1} = \Sigma_0(A_t) + Maj(B_t, C_t, D_t) + \Sigma(E_t) + Ch(E_t, F_t, G_t) + H_t + K_t + W_t A_t + M_t A_$$

Where  $\sigma_t = H_t + K_t + W_t = G_{t-1} + K_t + W_t$ .

If time permitted we could have tested this strategy, along with the other changes they describe. Such as decreasing the curcuit size by generalizing the computations for the digested message (DM):

$$DM(j+4)_i = E_{t-3+j} + DM(j+4)_{i-1} \qquad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_{i-1} \quad \text{for } 1 \le j \le 3DM(j)_i = A_{t-3+j} + DM(j)_i = A_{t-3+j}$$

<sup>&</sup>lt;sup>1</sup>As an example, x86 has an instruction for AES, making it much faster than otherwise possible.



# Conclusion

## Bibliography

- Carl-Johannes Johnsen, Alberte Thegler, Kenneth Skovhede, and Brian Vinter. SME: A High Productivity FPGA Tool for Software Programmers. Expected publication: July 2021, 2021.
- [2] C. A. R. Hoare. Communicating sequential processes. Commun. ACM, 21(8):666-677, August 1978.
- [3] J. G. Dyer, M. Lindemann, R. Perez, R. Sailer, L. van Doorn, and S. W. Smith. Building the ibm 4758 secure coprocessor. *Computer*, 34(10):57–66, 2001.
- [4] Ralph Charles Merkle. Secrecy, Authentication, and Public Key Systems. PhD thesis, Stanford, CA, USA, 1979. AAI8001972.
- [5] C. E. Shannon. Communication theory of secrecy systems. The Bell System Technical Journal, 28(4):656–715, 1949.
- [6] R. Rivest. The MD5 Message-Digest Algorithm. RFC 1321 (Informational), April 1992.
- [7] Morris Dworkin, Elaine Barker, James Nechvatal, James Foti, Lawrence Bassham, E. Roback, and James Dray. Advanced encryption standard (aes), 2001-11-26 2001.
- [8] Joa Daor, Joan Daemen, and Vincent Rijmen. Aes proposal: rijndael. 10 1999.
- [9] Yoav Nir and Adam Langley. ChaCha20 and Poly1305 for IETF Protocols. RFC 7539, May 2015.
- [10] Harshali Zodpe and Ashok Sapkal. An efficient ass implementation using fpga with enhanced security features. *Journal of King Saud University Engineering Sciences*, 32(2):115–122, 2020.
- [11] WhiteTimberwolf. Electronic codebook (ecb) mode encryption, 2013. [Online; accessed 05-June-2021].
- [12] WhiteTimberwolf. Electronic codebook (ecb) mode decryption, 2013. [Online; accessed 05-June-2021].
- [13] WhiteTimberwolf. Cipher block chaining (cbc) mode encryption, 2013. [Online; accessed 05-June-2021].
- [14] WhiteTimberwolf. Cipher block chaining (cbc) mode decryption, 2013. [Online; accessed 05-June-2021].
- [15] WhiteTimberwolf. Counter (ctr) mode encryption, 2013. [Online; accessed 05-June-2021].
- [16] WhiteTimberwolf. Counter (ctr) mode decryption, 2013. [Online; accessed 05-June-2021].

# Appendix A

# **AES Look Up Table**

|    | 00                  | 01                  | 02 | 03                  | 04 | 05 | 06 | 07 | 08                  | 09                     | 0a | 0b | 0c | 0d                  | 0e | 0f                     |
|----|---------------------|---------------------|----|---------------------|----|----|----|----|---------------------|------------------------|----|----|----|---------------------|----|------------------------|
| 00 | 63                  | 7c                  | 77 | 7b                  | f2 | 6b | 6f | c5 | 30                  | 01                     | 67 | 2b | fe | d7                  | ab | 76                     |
| 10 | ca                  | 82                  | c9 | 7d                  | fa | 59 | 47 | f0 | $\operatorname{ad}$ | d4                     | A2 | af | 9c | a4                  | 72 | c0                     |
| 20 | b7                  | $\operatorname{fd}$ | 93 | 26                  | 36 | 3f | f7 | cc | 34                  | a5                     | E5 | f1 | 71 | d8                  | 31 | 15                     |
| 30 | 04                  | c7                  | 23 | c3                  | 18 | 96 | 05 | 9a | 07                  | 12                     | 80 | e2 | eb | 27                  | b2 | 75                     |
| 40 | 09                  | 83                  | 2c | 1a                  | 1b | 6e | 5a | a0 | 52                  | 3b                     | D6 | b3 | 29 | e3                  | 2f | 84                     |
| 50 | 53                  | d1                  | 00 | $\operatorname{ed}$ | 20 | fc | b1 | 5b | 6a                  | $^{\mathrm{cb}}$       | Be | 39 | 4a | 4c                  | 58 | $\operatorname{cf}$    |
| 60 | d0                  | $\operatorname{ef}$ | aa | fb                  | 43 | 4d | 33 | 85 | 45                  | f9                     | 02 | 7f | 50 | 3c                  | 9f | a8                     |
| 70 | 51                  | a3                  | 40 | 8f                  | 92 | 9d | 38 | f5 | bc                  | b6                     | Da | 21 | 10 | ff                  | f3 | d2                     |
| 80 | $\operatorname{cd}$ | 0c                  | 13 | ec                  | 5f | 97 | 44 | 17 | c4                  | a7                     | 7e | 3d | 64 | 5d                  | 19 | 73                     |
| 90 | 60                  | 81                  | 4f | dc                  | 22 | 2a | 90 | 88 | 46                  | ee                     | B8 | 14 | de | 5e                  | 0b | db                     |
| a0 | e0                  | 32                  | 3a | 0a                  | 49 | 06 | 24 | 5c | c2                  | d3                     | Ac | 62 | 91 | 95                  | e4 | 79                     |
| b0 | e7                  | c8                  | 37 | 6d                  | 8d | d5 | 4e | a9 | 6c                  | 56                     | F4 | ea | 65 | 7a                  | ae | 08                     |
| c0 | ba                  | 78                  | 25 | 2e                  | 1c | a6 | b4 | c6 | e8                  | $\mathrm{d}\mathrm{d}$ | 74 | 1f | 4b | $\operatorname{bd}$ | 8b | 8a                     |
| d0 | 70                  | 3e                  | b5 | 66                  | 48 | 03 | f6 | 0e | 61                  | 35                     | 57 | b9 | 86 | c1                  | 1d | 9e                     |
| e0 | e1                  | f8                  | 98 | 11                  | 69 | d9 | 8e | 94 | 9b                  | 1e                     | 87 | e9 | ce | 55                  | 28 | $\mathrm{d}\mathrm{f}$ |
| f0 | 8c                  | a1                  | 89 | 0d                  | bf | e6 | 42 | 68 | 41                  | 99                     | 2d | 0f | b0 | 54                  | bb | 16                     |

Table A.1: AES Look Up Table. Every value is shown in hex

### Appendix B

# Modes of operations



Figure B.1: Electronic Codebook (ECB) mode



Figure B.2: Cipher Block Chaining (CBC) mode



Figure B.3: Counter (CTR) mode