# ELC 2137 Lab 1: FSM: Guessing Game

Spencer Stinson

November 24, 2020

### Summary

In this lab, we learned how to use state diagrams as a guideline to write a source code in Verilog. Doing this helped us to show our knowledge of both how state diagrams work, as well as how verliog works as we integrated the two together. We used moore machine design to implement this and it allowed us to create this game. By applying the knowledge we learned in class, we helped to make ourselves remember this, and to figure out the things that we may not have known in its entirety.

## Q&A

- At what time in the simulation did the debounce circuit reach each of the four state? (zero, wait1, one, wait0) In my simulation, the values for the zero is from 0-40 ns, for wait1 is from 220-420, for one is from 600-620, for wait 0 from 620-800.
- Why can this game not be implemented with regular sequential logic? Regular sequential logic cannot be used because many of these need to happen simultaneously, and state changes will happen too many times if we use sequential logic.
- What type of outputs did you use for your design(Mealy or Moore)? This machine is a Moore machine because the output depends on the state.

### Results

### Code



Figure 1: Guess FSM waveform



Figure 2: Guessing game waveform



Figure 3: Debounce waveform

Listing 1: Counter module

```
'timescale 1ns / 1ps
//
  // Company:
// Engineer:
//
// Create Date: 11/12/2020 11:20:14 AM
// Design Name:
// Module Name: counter
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
11
//
  module counter #(parameter N =21)
  input clk,
  input rst,
```

| Easy<br>1 Lose<br>2 Lose<br>3 Win                        | F                     | Segments have according to Tscy display |
|----------------------------------------------------------|-----------------------|-----------------------------------------|
| 4 Win<br>5 Win<br>6 Lose<br>7 Lose<br>7 Win<br>0 Win     | B<br>F<br>A<br>B<br>G | 50% Will ratio                          |
| Hard I Lose 2 Win 3 Win 5 Lose 6 Lose 7 Lose 8 Win 9 Win | GGBA<br>BGAA<br>F     | Co% win vatio                           |

Figure 4: Game results table

```
output out,
output out2
);
reg [N-1:0] q;
reg [N-1:0] qnext;

always @(posedge(clk), posedge(rst)) begin
if (rst)
        q <= 0;
else
        q <= qnext;
end

always @*
        qnext = q +1;
assign out =& q[N-1:0];
assign out2 =& q[N-2:0];</pre>
endmodule
```

Listing 2: Display setup module

```
'timescale 1ns / 1ps
  // Company:
// Engineer:
//
// Create Date: 11/23/2020 07:56:25 PM
// Design Name:
// Module Name: sseg_game
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
  module sseg_game(
input win,
input lose,
input [3:0] state,
output reg [6:0] seg
```

```
);
always @* begin
    if (win)
    seg = 7'b0001000;
    else if (lose)
    seg = 7'b1000111;
    else if (state[3])
    seg = 7'b1111110;
    else if (state[2])
    seg = 7'b1111101;
    else if (state[1])
    seg = 7'b0111111;
    else
    seg = 7'b1011111;
    end
endmodule
```

Listing 3: Guess FSM module

```
'timescale 1ns / 1ps
  // Company:
// Engineer:
//
// Create Date: 11/12/2020 11:16:50 AM
// Design Name:
// Module Name: guess_FSM
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
```

```
module guess_FSM(
   input [3:0] b,
   input clk,
   input rst,
   input en,
   output reg win,
   output reg lose,
   output reg [3:0] y
   );
   parameter slose = 3'b100;
   parameter swin = 3'b101;
   parameter s0 = 3'b000;
   parameter s1 = 3'b001;
   parameter s2 = 3'b010;
   parameter s3 = 3'b011;
   reg [2:0] NS, ST;
always @(posedge(clk), posedge(rst))
   if (rst)
       ST <= s0;
   else if (en)
       ST <= NS;
always @*
   case(ST)
      swin: if (b == 4, b0000)
        NS = s0;
           else
        NS = swin;
      slose: if (b == 4, b0000)
        NS = s0;
           else
        NS = slose;
      s0: if (b == 4'b0001)
        NS = swin;
          else if (b == 4, b0000)
        NS = s1:
           else
        NS = slose;
      s1: if (b == 4, b0010)
       NS = swin;
           else if (b == 4, b0000)
      NS = s2;
          else
```

```
NS = slose;
       s2: if (b == 4'b0100)
        NS = swin;
            else if (b == 4, b0000)
        NS = s3;
            else
       NS = slose;
       s3: if (b == 4'b1000)
       NS = swin;
            else if (b == 4, b0000)
      NS = s0;
            else
      NS = slose;
       default: NS = s0;
endcase
    always @* begin
        win = 0;
        lose = 0;
        y = 4, b0001;
     case(ST)
        swin: win = 1'b1;
        slose: lose = 1'b1;
        s0: y = 4'b0001;
        s1: y = 4'b0010;
        s2: y = 4'b0100;
        s3: y = 4'b1000;
    endcase
    end
endmodule
```

Listing 4: Guessing game Module

```
'timescale 1ns / 1ps
11
  // Company:
// Engineer:
// Create Date: 11/23/2020 06:46:39 PM
// Design Name:
// Module Name: guessing_game
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
```

```
// Additional Comments:
//
//
   module guessing_game(
   input btnL,
   input btnR,
   input btnU,
   input btnD,
   input btnC,
   input clk,
   input sw,
   output [6:0] seg,
   output [3:0] an
   );
   reg [3:0] deb_out;
   reg [3:0] tick_out;
   reg f;
   reg s;
   reg w;
   reg 1;
   reg [3:0] out_g;
   debounce debU (
   .clk(clk),
   .reset(btnC),
   .in(btnU),
   .out(deb_out[3]),
   .tick(tick_out[3])
   );
   debounce debR (
   .clk(clk),
   .reset(btnC),
   .in(btnR),
   .out(deb_out[2]),
   .tick(tick_out[2])
   );
   debounce debD (
   .clk(clk),
   .reset(btnC),
   .in(btnD),
   .out(deb_out[1]),
   .tick(tick_out[1])
   );
   debounce debL (
   .clk(clk),
   .reset(btnC),
```

```
.in(btnL),
    .out(deb_out[0]),
    .tick(tick_out[0])
    );
    counter #(.N(25)) c_guess(
    .clk(clk),
    .rst(btnC),
    .out(s),
    .out2(f)
    );
    assign game_lvl = sw ? f : s;
    guess_FSM fsm_game(
    .b(deb_out),
    .clk(clk),
    .rst(btnC),
    .en(game_lvl),
    .win(w),
    .lose(1),
    .y(out_g)
    );
    sseg_game disp_game(
    .win(w),
    .lose(1),
    .state(out_g),
    .seg(seg)
    );
    assign an [0] = 0;
    assign an [1] = 1;
    assign an [2] = 1;
    assign an [3] = 1;
endmodule
```

Listing 5: Guess FSM testbench

```
// Description:
//
// Dependencies:
//
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
//
   module guess_FSM_test ();
reg clk, rst, en;
reg [3:0] b, y;
reg win, lose;
guess_FSM dut(
   .b(b),
   .clk(clk),
   .rst(rst),
   .en(en),
   .win(win),
   .lose(lose),
   .y(y)
);
always begin
clk = ~clk; #5;
end
initial begin
en = 1;
clk = 0; rst = 1; #10; rst = 0;
b= 4'b0000; #10; rst = 1; #10; rst = 0;
b= 4'b0001; #10; rst = 1; #10; rst = 0;
b= 4'b0000; #10; rst = 1; #10; rst = 0;
b= 4'b0010; #10; rst = 1; #10; rst = 0;
b= 4'b0000; #10; rst = 1; #10; rst = 0;
b= 4'b0100; #10; rst = 1; #10; rst = 0;
b= 4'b0000; #10; rst = 1; #10; rst = 0;
b= 4'b1101; #10; rst = 1; #10; rst = 0;
end
endmodule
```

Listing 6: Game Testbench

```
// Engineer:
//
// Create Date: 11/23/2020 06:46:39 PM
// Design Name:
// Module Name: guessing_game
// Project Name:
// Target Devices:
// Tool Versions:
// Description:
// Dependencies:
// Revision:
// Revision 0.01 - File Created
// Additional Comments:
//
//
   module guess_FSM_test ();
reg clk, rst, en;
reg [3:0] b, y;
reg win, lose;
guess_FSM dut(
    .b(b),
   .clk(clk),
   .rst(rst),
   .en(en),
   .win(win),
   .lose(lose),
   .y(y)
);
always begin
clk = clk; #5;
end
initial begin
en = 1;
clk = 0; rst = 1; #10; rst = 0;
b= 4'b0000; #10; rst = 1; #10; rst = 0;
b= 4'b0001; #10; rst = 1; #10; rst = 0;
b= 4'b0000; #10; rst = 1; #10; rst = 0;
b= 4'b0010; #10; rst = 1; #10; rst = 0;
b= 4'b0000; #10; rst = 1; #10; rst = 0;
b= 4'b0100; #10; rst = 1; #10; rst = 0;
b= 4'b0000; #10; rst = 1; #10; rst = 0;
b= 4'b1101; #10; rst = 1; #10; rst = 0;
end
endmodule
```