#### NaxRiscv: A Pipeline / Plugins / SpinalHDL / Scala mix



#### NaxRiscv in short

- RV32/RV64 IMAFDCSU (Linux/Debian ready)
- Out of order / superscalar
- Free / Open source (MIT)
- Many paradigm experimentation with alternative HDL
- Target FPGA with distributed RAM
- ~75 FPS Chocolate-doom (@100Mhz / linux)



https://twitter.com/i/status/1493996880593887235

### Performances / Area

- RV32IMASU, 2 decode, 3 issue (Linux ready)
  - Dhrystone: 2.93 DMIPS/Mhz 1.65 IPC (-O3 -fno-common -fno-inline)
  - Coremark : 5.02 Coremark/Mhz 1.28 IPC
  - Embench-iot: 1.67 baseline
     1.42 IPC (baseline = Cortex M4)
- On Artix 7 speed grade 3 :
  - 155 Mhz
  - 13.3 KLUT, 10.3 KFF, 12 BRAM, 4 DSP
- RV64IMASU, same FPGA/config
  - 137 Mhz
  - 17.9 KLUT, 12.5 KFF, 12 BRAM, 16 DSP

### Architecture (from last slide)

- 2 decode, 3 issue (2 ALU, 1 shared EU)
- 64 physical register, 64 entry ROB
- 4KB GShare + 4KB BTB (both 1 way), RAS
- 10 cycles miss predicted branch penalty
- Non-blocking D\$
- I\$ D\$ each have 16 KB (4 ways)
- I\$ D\$ each have 192 TLB (2+4 ways)



## Main topic of the talk:

- Pipelining API
  - HardType
  - Naming
- Non usual toplevel
  - Plugins
  - Software interface
  - Multithreaded elaboration

# Pipelining API live demo

# Elaboration multithreading live demo

```
val plugins = ArrayBuffer[Plugin]()
plugins ++= List(
    new PcPlugin(),
    new FetchCachePlugin(16 KB),
    new DecoderPlugin(),
    new DispatchPlugin(slotCount = 32),
    new CommitPlugin()
    . . .
plugins ++= List(
    new ExecutionUnitBase("ALU0"),
    new IntAluPlugin("ALU0"),
    new ShiftPlugin("ALU0" ),
    new BranchPlugin("ALU0")
    new IntFormatPlugin("ALU0"),
    new SrcPlugin("ALU0"),
new NaxRiscv(plugins)
```

```
val plugins = ArrayBuffer[Plugin]()
plugins ++= List(
    new PcPlugin(),
    new FetchCachePlugin(16 KB),
    new DecoderPlugin(),
    new DispatchPlugin(slotCount = 32),
    new CommitPlugin()
    100
plugins ++= List(
    new ExecutionUnitBase("ALU0"),
    new IntAluPlugin("ALU0"),
    new ShiftPlugin("ALU0" ),
    new BranchPlugin("ALU0")
    new IntFormatPlugin("ALU0"),
    new SrcPlugin("ALUO"),
```

new NaxRiscv(plugins) ← Create NaxRiscv

```
val plugins = ArrayBuffer[Plugin]() ← Elaboration time list of Plugin
plugins ++= List(
    new PcPlugin(),
    new FetchCachePlugin(16 KB),
    new DecoderPlugin(),
    new DispatchPlugin(slotCount = 32),
    new CommitPlugin()
    . . .
plugins ++= List(
    new ExecutionUnitBase("ALU0"),
    new IntAluPlugin("ALU0"),
    new ShiftPlugin("ALU0" ),
    new BranchPlugin("ALUO")
    new IntFormatPlugin("ALU0"),
    new SrcPlugin("ALU0"),
new NaxRiscv(plugins)
```

```
val plugins = ArrayBuffer[Plugin]()
plugins ++= List(
    new PcPlugin(),
    new FetchCachePlugin(16 KB),
    new DecoderPlugin(),
    new DispatchPlugin(slotCount = 32),
    new CommitPlugin()
plugins ++= List(
                                                plugins ++= List(
    new ExecutionUnitBase("ALU0"),
                                                    new ExecutionUnitBase("ALU1"),
    new IntAluPlugin("ALUO"),
                                                    new IntAluPlugin("ALU1"),
    new ShiftPlugin("ALU0" ),
                                                    new ShiftPlugin("ALU1" ),
    new BranchPlugin("ALU0")
                                                    new BranchPlugin("ALU1")
                         Wanna a second execution unit?
    new IntFormatPlugin("ALU0"),
                                                    new IntFormatPlugin("ALU1"),
    new SrcPlugin("ALU0"),
                                                    new SrcPlugin("ALU1"),
new NaxRiscv(plugins)
```

# Plugin / SIMD ADD8



```
val setup = create early new Area{
                                                                          Fetch
    val eu = findService[ExecutionUnitBase](_.euId == euId)
                                                                         Decode
    eu.retain()
                                                                         Rename
    val ADD8 = IntRegFile.TypeR(M"00000000-----0000-----0001011")
    eu.addMicroOp(ADD8)
                                                                          Issue
    eu.setCompletion(ADD8, stageId = 0)
                                                                         Queue
    eu.setStaticWake(ADD8, stageId = 0)
                                                                                  static
                                                                                  wake
    val intFormat = findService[IntFormatPlugin](_.euId == euId)
                                                                           EU
    val writeback = intFormat.access(stageId = 0, writeLatency = 0)
    val SEL = Stageable(Bool())
                                                                          ADD8
    eu.setDecodingDefault(SEL, False)
    eu.addDecoding(ADD8, SEL, True)
                                                                  IntFormat
                                                                                ROB
                                                                   RegFile
                                                                               Commit
```

```
val setup = create early new Area{
                                                                          Fetch
    val eu = findService[ExecutionUnitBase](_.euId == euId)
                                                                         Decode
    eu.retain()
                                                                        Rename
    val ADD8 = IntRegFile.TypeR(M"0000000-----0000-----0001011")
    eu.addMicroOp(ADD8)
                                                                          Issue
    eu.setCompletion(ADD8, stageId = 0)
                                                                         Queue
    eu.setStaticWake(ADD8, stageId = 0)
                                                                                  static
                                                                                  wake
    val intFormat = findService[IntFormatPlugin](_.euId == euId)
                                                                           EU
    val writeback = intFormat.access(stageId = 0, writeLatency = 0)
    val SEL = Stageable(Bool())
                                                                         ADD8
    eu.setDecodingDefault(SEL, False)
    eu.addDecoding(ADD8, SEL, True)
                                                                  IntFormat
                                                                                ROB
                                                                  RegFile
                                                                               Commit
```

```
val setup = create early new Area{
    val eu = findService[ExecutionUnitBase](_.euId == euId)
    eu.retain()
    val ADD8 = IntRegFile.TypeR(M"00000000-----0000-----0001011")
    eu.addMicroOp(ADD8)
    eu.setCompletion(ADD8, stageId = 0)
    eu.setStaticWake(ADD8, stageId = 0)
    val intFormat = findService[IntFormatPlugin](_.euId == euId)
    val writeback = intFormat.access(stageId = 0, writeLatency = 0)
    val SEL = Stageable(Bool())
    eu.setDecodingDefault(SEL, False)
    eu.addDecoding(ADD8, SEL, True)
31
      30
               25\ 24
                        21
                             20
                                   19
                                          15 14 12 11
                                                            8
                                                                       6
                                                                             0
    funct7
                                              funct3
                        rs2
                                                                       opcode
                                      rs1
                                                            rd
                                                                               R-type
```

```
val setup = create early new Area{
    val eu = findService[ExecutionUnitBase](_.euId == euId)
    eu.retain()
    val ADD8 = IntRegFile.TypeR(M"00000000-----0000-----0001011")
    eu.addMicroOp(ADD8)
    eu.setCompletion(ADD8, stageId = 0)
    eu.setStaticWake(ADD8, stageId = 0)
                                                                       Decode
    val intFormat = findService[IntFormatPlugin](_.euId == euId)
    val writeback = intFormat.access(stageId = 0, writeLatency = 0)
                                                                    Issue Queue
    val SEL = Stageable(Bool())
    eu.setDecodingDefault(SEL, False)
                                                                      Dispatch
    eu.addDecoding(ADD8, SEL, True)
                                                                 EU
                                                                         EU
                                                                                EU
```

```
val setup = create early new Area{
                                                                         Fetch
    val eu = findService[ExecutionUnitBase](_.euId == euId)
                                                                        Decode
    eu.retain()
                                                                        Rename
    val ADD8 = IntRegFile.TypeR(M"00000000-----0000-----0001011")
    eu.addMicroOp(ADD8)
                                                                         Issue
    eu.setCompletion(ADD8, stageId = 0)
                                                                        Queue
    eu.setStaticWake(ADD8, stageId = 0)
                                                                                 static
                                                                                 wake
    val intFormat = findService[IntFormatPlugin](_.euId == euId)
                                                                          EU
    val writeback = intFormat.access(stageId = 0, writeLatency = 0)
    val SEL = Stageable(Bool())
                                                                         ADD8
    eu.setDecodingDefault(SEL, False)
    eu.addDecoding(ADD8, SEL, True)
                                                                 IntFormat
                                                                               ROB
                                                                  RegFile
                                                                              Commit
```

```
val setup = create early new Area{
                                                                          Fetch
    val eu = findService[ExecutionUnitBase](_.euId == euId)
                                                                         Decode
    eu.retain()
                                                                         Rename
    val ADD8 = IntRegFile.TypeR(M"0000000-----0000-----0001011")
    eu.addMicroOp(ADD8)
                                                                          Issue
    eu.setCompletion(ADD8, stageId = 0)
                                                                         Queue
    eu.setStaticWake(ADD8, stageId = 0)
                                                                                  static
                                                                                  wake
    val intFormat = findService[IntFormatPlugin](_.euId == euId)
                                                                           EU
    val writeback = intFormat.access(stageId = 0, writeLatency = 0)
    val SEL = Stageable(Bool())
                                                                         ADD8
    eu.setDecodingDefault(SEL, False)
    eu.addDecoding(ADD8, SEL, True)
                                                                  IntFormat
                                                                                ROB
                                                                   RegFile
                                                                               Commit
```

```
RS1
val logic = create late new Area{
    val eu = setup.eu
                                                     RS2
    val writeback = setup.writeback
    val stage = eu.getExecute(stageId = 0)
    val rs1 = stage(eu(IntRegFile, RS1)).asUInt
    val rs2 = stage(eu(IntRegFile, RS2)).asUInt
                                                      RD
    val rd = UInt(32 bits)
    rd(7 downto 0) := rs1(7 downto 0) + rs2(7 downto 0)
    rd(16 \text{ downto } 8) := rs1(16 \text{ downto } 8) + rs2(16 \text{ downto } 8)
    rd(23 \text{ downto } 16) := rs1(23 \text{ downto } 16) + rs2(23 \text{ downto } 16)
    rd(31 \text{ downto } 24) := rs1(31 \text{ downto } 24) + rs2(31 \text{ downto } 24)
    writeback.valid := stage(setup.SEL)
    writeback.payload := rd.asBits
    eu.release()
```

```
Issue Queue
val logic = create late new Area{
                                                                        Dispatch
    val eu = setup.eu
    val writeback = setup.writeback
                                                           EU Fetch 0
    val stage = eu.getExecute(stageId = 0)
    val rs1 = stage(eu(IntRegFile, RS1)).asUInt
    val rs2 = stage(eu(IntRegFile, RS2)).asUInt
                                                                       RF read
                                                           EU Fetch 1
    val rd = UInt(32 bits)
    rd(7 downto 0) := rs1(7 downto 0) + rs2(7 downto
    rd(16 \text{ downto } 8) := rs1(16 \text{ downto } 8) + rs2(16 \text{ downto } 8)
    rd(23 \ downto \ 16) := rs1(23 \ downto \ 16) + rs2(23 \ downto \ 16)
    rd(31 downto 24) := rs1(31 downto 24) + rs2(31 downto 24)
                                                         EU Execute 0
    writeback.valid := stage(setup.SEL)
    writeback.payload := rd.asBits
                                                                         ADD8
    eu.release()
```

```
RS1
val logic = create late new Area{
   val eu = setup.eu
                                                RS2
   val writeback = setup.writeback
   val stage = eu.getExecute(stageId = 0)
   val rs1 = stage(eu(IntRegFile, RS1)).asUInt
    val rs2 = stage(eu(IntRegFile, RS2)).asUInt
                                                 RD
   val rd = UInt(32 bits)
    rd(7 downto 0) := rs1(7 downto 0) + rs2(7 downto 0)
    rd(16 \ downto \ 8) := rs1(16 \ downto \ 8) + rs2(16 \ downto \ 8)
    rd(23 \ downto \ 16) := rs1(23 \ downto \ 16) + rs2(23 \ downto \ 16)
    rd(31 downto 24) := rs1(31 downto 24) + rs2(31 downto 24)
   writeback.valid := stage(setup.SEL)
   writeback.payload := rd.asBits
    eu.release()
```

```
RS1
val logic = create late new Area{
    val eu = setup.eu
                                                       RS2
    val writeback = setup.writeback
    val stage = eu.getExecute(stageId = 0)
    val rs1 = stage(eu(IntRegFile, RS1)).asUInt
    val rs2 = stage(eu(IntRegFile, RS2)).asUInt
                                                        RD
    val rd = UInt(32 bits)
    rd(7 \text{ downto } 0) := rs1(7 \text{ downto } 0) + rs2(7 \text{ downto } 0)
    rd(16 \text{ downto } 8) := rs1(16 \text{ downto } 8) + rs2(16 \text{ downto } 8)
    rd(23 \text{ downto } 16) := rs1(23 \text{ downto } 16) + rs2(23 \text{ downto } 16)
    rd(31 \text{ downto } 24) := rs1(31 \text{ downto } 24) + rs2(31 \text{ downto } 24)
    writeback.valid := stage(setup.SEL)
    writeback.payload := rd.asBits
    eu.release()
```

```
RS1
val logic = create late new Area{
                                                RS2
   val eu = setup.eu
   val writeback = setup.writeback
   val stage = eu.getExecute(stageId = 0)
   val rs1 = stage(eu(IntRegFile, RS1)).asUInt
    val rs2 = stage(eu(IntRegFile, RS2)).asUInt
                                                 RD
   val rd = UInt(32 bits)
    rd(7 downto 0) := rs1(7 downto 0) + rs2(7 downto 0)
    rd(16 \ downto \ 8) := rs1(16 \ downto \ 8) + rs2(16 \ downto \ 8)
    rd(23 \ downto \ 16) := rs1(23 \ downto \ 16) + rs2(23 \ downto \ 16)
    rd(31 downto 24) := rs1(31 downto 24) + rs2(31 downto 24)
   writeback.valid := stage(setup.SEL)
   writeback.payload := rd.asBits
    eu.release()
```

```
val plugins = ArrayBuffer[Plugin]()
plugins ++= List(
    new ExecutionUnitBase("ALUO"),
    new IntAluPlugin("ALU0"),
    new ShiftPlugin("ALU0" ),
    new BranchPlugin("ALU0")
    new IntFormatPlugin("ALU0"),
    new SrcPlugin("ALU0"),
plugins += new SimdAddPlugin("ALUO")
plugins += new SimdAddPlugin("ALU1")
new NaxRiscv(plugins)
```

```
plugins ++= List(
    new ExecutionUnitBase("ALU1"),
    new IntAluPlugin("ALU1"),
    new ShiftPlugin("ALU1"),
    new BranchPlugin("ALU1")
    new IntFormatPlugin("ALU1"),
    new SrcPlugin("ALU1"),
)
```

#### Status / Future

- JTAG / OpenOCD / GDB supported (RISCV External Debug Support 0.13.2)
- Planning:
  - Multicore / Memory coherency
- GIT: https://github.com/SpinalHDL/NaxRiscv
- Integrated in Litex for FPGA deployments
  - python3 -m litex\_boards.targets.digilent\_nexys\_video --cpu-type=naxriscv --with-video-framebuffer --with-spi-sdcard --with-ethernet --build -load
- Thanks NInet for the funding