# Topic 14: Sequential logic devices

Thursday, January 31, 2019 4:27 PM

#### I. Sequential circuits

- Combinational logic: the present output is function of present inputs, but independent of the states of the circuit at previous moment.
  - e.g. decoder, encoder, multiplexer, demultiplexer, magnitude comparator, parity generator/checker, Half adder, full adder...
- Sequential circuit: a digital circuit whose output depends not only on the present combination of inputs, but also on the history of the circuit.
  - e.g. latches, flip-flops, counters, registers



Q1: You are on the 3rd floor and want to go to the 6th floor:

- a. If the elevator is on the 1st floor, how will it operate?
- b. If the elevator is on the 4th floor, how will it operate?
- c. If the elevator is on the 5th floor, but someone on the 6th floor press down button before you did, how will it operate?

Answer the questions and fill your results in the table below

| Input | present state | movement |
|-------|---------------|----------|
| Up    | 1             | Up       |
| Up    | 4             | Down     |
| Up    | 5             | up       |

• Block diagram of a typical sequential circuit (state machine)



## II. Basic latches

- Main memory devices: devices can remember its previous states e.g. latches and flip-flops
- Latch: a sequential circuit with two inputs: SET and RESET, which make the latch store a logic 0 (reset) or 1 (set) until actively changed.
- Simple latches using feedback



Q2: NOR--NOT gate as a reset latch



- a. When both inputs of NOR is 0, what is the value of Q?
- b. What happens to Q if R=1?
- c. What happens to Q if R=0 again?

What is your conclusion?

• Set-reset (SR) latch: NOR gate latch (active-high latch)



Generate the state excitation table of a SR latch



Generate the state excitation table of a SR latch

|       |   |   | 717~      |                          |
|-------|---|---|-----------|--------------------------|
| $Q_n$ | S | R | $Q_{n+1}$ | Comment                  |
| 0     | 0 | 0 | 0         | Not charge (NC)          |
| 0     | 0 | 1 | 0         | Not change (NC)<br>Yesef |
| 0     | 1 | 0 | 1         | set                      |
| 0     | 1 | 1 | XY        | - unused                 |
| 1     | 0 | 0 | J         | NC                       |
| 1     | 0 | 1 | 0         | reset                    |
| 1     | 1 | 0 | 1         | NC<br>Yese t<br>Set      |
| 1     | 1 | 1 | X         | unused                   |





## Q3: Find the characteristic equation for the next state using k-map.



# • SR latch using NAND gate (active-low SR latch)



## Q: Generate the state excitation table of a SR latch

| Comment | $Q_{n+1}$ | $\bar{R}$ | <u>s</u> | $Q_n$ |
|---------|-----------|-----------|----------|-------|
| Bunused | Χ         | 0         | 0        | 0     |
| set     | 1         | 1         | 0        | 0     |
| reset   | 0         | 0         | 1        | 0     |
| NC      | 0         | 1         | 1        | 0     |
| unused  | X         | 0         | 0        | 1     |
| set     | /         | 1         | 0        | 1     |
| reset   | 0         | 0         | 1        | 1     |
| NO      | 1         | 1         | 1        | 1     |

### Q4: Find the characteristic equation for the next state using k-map.

#### Q5: The timing diagram of SR latch

If the  $\overline{S}$  and  $\overline{R}$  waveforms in Figure 7–5(a) are applied to the inputs of the latch in Figure 7–4(b), determine the waveform that will be observed on the Q output. Assume that Q is initially LOW.





#### III. Gated latches

1. Gated SR latch (SR latch with enable function)



#### Generate the state excitation table of gated SR latch

| Qn | E | S | R   | $Q_{n+1}$ | Comment |
|----|---|---|-----|-----------|---------|
| r  | 0 | X | _ x | Qn        | hald    |
|    | 1 | 0 | 0   | Qn        | NC      |
|    | 1 | 0 | 1   | 0         | reset   |
|    | 1 | 1 | 0   | 1         | set     |
|    | 1 | 1 | 1   | X         | unused  |



Characteristic equation: 
$$Q_{N+1} = Q(R' + E') + ES$$

2. Gated D latch (D > de (ay)



#### Generate the state excitation table of gated D latch

| E | D          | $Q_{n+1}$ | Comment       |
|---|------------|-----------|---------------|
| 0 | Х          | Qn        | hold          |
| 1 | 0          | Q         | hold<br>Yeset |
| 1 | <b>A</b> / | 1         | sef           |



## Characteristic equation:

#### Q6:

Determine the Q output waveform if the inputs shown in Figure 7–11(a) are applied to a gated D latch, which is initially RESET.



## Commercial products

O Quad SR latch module -- 74HC279



O Quad D latch module -- 74HC75

| 1D (2) | 1D | (16) 10           |
|--------|----|-------------------|
| (13)   | CI | o(1) 1 <u>@</u>   |
| EN -   | C2 | (15) 20           |
| 2D (3) | 2D | 0 (14) 20         |
| 3D (6) | 3D | (10) 30           |
| (4)    | C3 | o (11) 3 <u>Q</u> |
| EN •   | C4 | (9) 40            |
| 4D (7) | 4D | o—(8) 4 <u>Q</u>  |
|        |    |                   |

#### IV. Basic flip-flops

- Flip-flop: an edge-triggered circuit, whose output changes when its CLOCK input receives an edge.
- CLOCK (CLK): an enabling input to a sequential circuit that is sensitive to the
  positive or negative-going edge of a waveform
  - o Periodic
  - o 50% duty cycle
  - Allow the FFs (flip-flops) to change state on its rising/falling edges.
- o Enable of latch circuit: level sensitive;
- o Edge-triggered D flip-flop:



#### Operation I:



### Operation II:



FIGURE 7-21 Flip-flop making a transition from the SET state to the RESET state on the positive-going edge of the clock pulse.

State excitation table



Timing diagram of positive (rising) edge-triggered DFF:



Timing diagram of negative (falling) edge-triggered DFF (Q=0 initially):



o Commercial product: SN7474 dual positive-edge-triggered DFF

## SN7474 dual positive-edge-triggered D Flip-Flop





## o Edge-triggered T (toggle) flip-flop

**Definition:** a flip-flop whose output toggles between HIGH and LOW states on each applied clock pulse when the T input is active



Realize T flip-flop using D flip-flop:



# o Flip-flops with additional inputs

o Asynchronous preset and clear





## o Asynchronous clock enable



V. Latch vs. flip-flop

• Flip-flop is more favorable in sequential circuits

• Any unwanted change in the input could be passed to output in the latch



