## ECE 545 Project Specification

## Hardware Implementation of Signature Verification in the New Post-Quantum Signature Scheme MAYO

## **Stewart Schuler**

Develop a hardware implementation of major operations of the MAYO. Verify function (other than those involving SHAKE256) described below using the pseudocode (without lines 15-17 and 28-31):

```
Algorithm 9 MAYO. Verify(epk, M, sig)
Input: Expanded public key \mathsf{epk} \in \mathcal{B}^{\mathsf{epk\_bytes}}
Input: Message M \in \mathcal{B}^*
Input: Signature sig \in \mathcal{B}^{\mathsf{sig\_bytes}}
Constant: \mathbf{E} \in \mathbb{F}_q^{m \times m} # Represents multiplication by z in \mathbb{F}_q[z]/(f(z))
Output: An integer result to indicate if sig is valid (result = 0) or invalid (result < 0).
 1: //Decode epk.
  2: P1_bytestring \leftarrow epk[0 : P1_bytes]
 3: P2\_bytestring \leftarrow epk[P1\_bytes : P1\_bytes + P2\_bytes]
 9: //Decode sig.
10: \mathsf{salt} \leftarrow \mathsf{sig}[\lceil nk/2 \rceil : \lceil nk/2 \rceil + \mathsf{salt\_bytes}]
11: \mathbf{s} \leftarrow \mathsf{Decode}_{vec}(kn, \mathsf{sig})
12: for i from 0 to k - 1 do
            \mathbf{s}_i \leftarrow \mathbf{s}[i * n : (i+1) * n]
14:
15: //Hash message and derive t.
                                                                                                                                                /\!/\,\mathsf{M\_digest} \in \mathcal{B}^{\mathsf{digest\_bytes}}
16: M_digest ← SHAKE256(M, digest_bytes)
17: \mathbf{t} \leftarrow \mathsf{Decode}_{vec}(m, \mathsf{SHAKE256}(\mathsf{M\_digest} \parallel \mathsf{salt}, \lceil m \log(q)/8 \rceil))
18:
19: //Compute \mathcal{P}^*(\mathbf{s}).
                                                                                                                                                                         /\!/\,\mathbf{y}\in\mathbb{F}_q^m
20: \mathbf{y} \leftarrow \mathbf{0}_m
21: \ell \leftarrow 0
22: for i from 0 to k-1 do
            for j from k-1 to i do
                 \mathbf{u} \leftarrow \begin{cases} \left\{ \mathbf{s}_i^\mathsf{T} \begin{pmatrix} \mathbf{P}_a^{(1)} & \mathbf{P}_a^{(2)} \\ \mathbf{0} & \mathbf{P}_a^{(3)} \end{pmatrix} \mathbf{s}_i \right\}_{a \in [m]} \\ \left\{ \mathbf{s}_i^\mathsf{T} \begin{pmatrix} \mathbf{P}_a^{(1)} & \mathbf{P}_a^{(2)} \\ \mathbf{0} & \mathbf{P}_a^{(3)} \end{pmatrix} \mathbf{s}_j + \mathbf{s}_j^\mathsf{T} \begin{pmatrix} \mathbf{P}_a^{(1)} & \mathbf{P}_a^{(2)} \\ \mathbf{0} & \mathbf{P}_a^{(3)} \end{pmatrix} \mathbf{s}_i \right\}_{a \in [m]} \end{cases}
                                                                                                                                                                         /\!/\,\mathbf{u}\in\mathbb{F}_a^m
24:
25:
26:
27:
28: //Accept signature if y = t.
29: if y = t then
            return 0
31: \mathbf{return} - 1
```

The notation used in this pseudocode, the data types, and the lower-level functions are explained in the specification of MAYO, available at

https://csrc.nist.gov/Projects/pqc-dig-sig/round-1-additional-signatures

under

Multivariate Signatures.

See, in particular,

- 2.1.1 Parameters
- 2.1.2 Preliminaries and notation
- 2.1.4 Data types and conversions
- Table 2.1: Our selection of parameter sets for MAYO.

The reference implementations of these functions in C are available in the MAYO submission package, which can be downloaded from the above web page by clicking on Zip file (19 MB).

## See:

Reference\_Implementation/mayo.c.

Locate the lower-level functions.

Assume optimization for the minimum execution time in time units, assuming the availability of the largest and fastest device of the Xilinx Artix-7 FPGA family.

Your project should involve at least the following steps:

- 1. Full understanding of the specifications of MAYO.Verify, including the notation, basic operations, pseudocode, parameters, etc.
- 2. Full understanding of the corresponding reference implementation in C.
- 3. Choice of an interface for a hardware unit capable of implementing MAYO. Verify without lines 15-17 and 28-31 of the pseudocode.
- 4. Block diagram of the Datapath.
- 5. Interface divided into the Datapath and Controller.
- 6. RTL VHDL code of the Datapath.
- 7. Testbench for the Datapath.
- 8. Simulation, verification, debugging, synthesis, and optimization of the Datapath.
- 9. ASM chart of the Controller.
- 10. RTL VHDL code of the Controller and Top-Level Unit.
- 11. Testbench for the Top-Level Unit.
- 12. Simulation, verification, debugging, synthesis, and optimization of the Top-Level Unit.
- 13. Timing analysis and simulation aimed at determining the latency of the implemented circuit in clock cycles.
- 14. Implementation and timing simulation.
- 15. Determining the maximum clock frequency, execution time in time units, and resource utilization.

**Important Assumption:** By default, implementing one parameter set, e.g., MAYO<sub>1</sub>, is sufficient. Bonus points will be awarded for supporting multiple parameter sets at the time of the circuit synthesis or at runtime.