

# Ameba 1 SPI Timing Specification

# Version 1v0

© 2015 Realtek Semiconductor Corporation
All Rights reserved
No. 2, Innovation Road II, Hsinchu Science Park,
Hsinchu 300, Taiwan

www.realtek.com



### SPI Master Mode with CPU Clock 166 MHz

SCPH = 0 (Data Latch @ 1<sup>st</sup> Edge)



| Number | Min    | Typical  | Max        | Description                    |
|--------|--------|----------|------------|--------------------------------|
| 1      | _48 ns |          | <b>(</b> - | SCLK Period                    |
| 2      | 18 ns  | (        |            | SCLK High/Low Time             |
| 3      | -      | 6 ns     |            | SCLK Rise/Fall Time            |
| 4      | 10 ns  |          |            | MISO Setup Time                |
| 5      | 5 ns   | <b>)</b> |            | MISO Hold Time                 |
| 6      | 3 ns   |          |            | MOSI Ready before SCLK Edge    |
| 7      |        | 6 ns     | 9 ns       | MOSI Valid after SCLK Edge     |
| 8      | 3 ns   | 6 ns     | 9 ns       | MOSI Last Bit Valid Time after |
|        | )      |          |            | SCLK back to Idle State        |

<sup>\*</sup>Timing Number 1, 2 are CPU Clock dependent. If the CPU Clock down to 83 MHz, these timing should times 2.



## SPI Master Mode with CPU Clock 166 MHz

SCPH = 1 (Data Latch @ 2<sup>nd</sup> Edge)



|        |       |         |      | "                          |
|--------|-------|---------|------|----------------------------|
| Number | Min   | Typical | Max  | Description                |
| 1      | 48 ns |         | *-   | SCLK Period                |
| 2      | 18 ns |         | ()-  | SCLK High/Low Time         |
| 3      |       | 6 ns    |      | SCLK Rise/Fall Time        |
| 4      | 10 ns | .4-()   |      | MISO Setup Time            |
| 5      | 5 ns  | 7///    |      | MISO Hold Time             |
| 6      | 3 ns  | 7       |      | MOSI Setup Time            |
| 7      | 1     | 6 ns    | 9 ns | MOSI Valid after SCLK Edge |

<sup>\*</sup>Timing Number 1, 2 are CPU Clock dependent. If the CPU Clock down to 83 MHz, these timing should times 2.



## SPI Slave Mode with CPU Clock 166 MHz

SCPH = 0 (Data Latch @ 1st Edge)



| Number | Min    | Typical | Max     | Description                |
|--------|--------|---------|---------|----------------------------|
| 9      | 240 ns |         | <u></u> | SCLK Period                |
| 10     | 115 ns | C       |         | SCLK High/Low Time         |
| X 11   | -      | 78 ns   | 88 ns   | MISO Valid after SS Edge   |
| 12     | 5 ns   | 1-11.   |         | MOSI Setup Time            |
| 13     | 96 ns  |         |         | MOSI Hold Time             |
| 14     |        | 78 ns   | 88 ns   | MISO Valid after SCLK Edge |

<sup>\*</sup>Timing Number 9, 10, 11, 13, 14 are CPU Clock dependent. If the CPU Clock down to 83 MHz, these timing should times 2.



## SPI Slave Mode with CPU Clock 166 MHz

SCPH = 1 (Data Latch @ 2<sup>nd</sup> Edge)



| Number | Min    | Typical | Max     | Description                |
|--------|--------|---------|---------|----------------------------|
| 9      | 240 ns |         | <u></u> | SCLK Period                |
| 10     | 115 ns | 0       |         | SCLK High/Low Time         |
| 12     | 5 ns   | 770     | J       | MOSI Setup Time            |
| 13     | 96 ns  | 1-11.   |         | MOSI Hold Time             |
| 14     | (      | 78 ns   | 88 ns   | MISO Valid after SCLK Edge |

<sup>\*</sup>Timing Number 9, 10, 13, 14 are CPU Clock dependent. If the CPU Clock down to 83 MHz, these timing should times 2.