Description STM32H755xI

MII / RMII MDIO as AF To APB1-2 peripherals (200MHz) AHB1 ETHER DMA<sup>2</sup> SDMMC: OTG FS OTG H MAC Corte M4 DMA FIFO DMA/ FIFO FIFO DMA AXI/AHB12 (200MHz) JTDO/SWD, JTDO Î Î Î 1 MB  $\overline{\mathbb{Q}}$ 00  $\widehat{\mathbb{I}}$ JTRST, JTDI JTCK/SWCLE FLASH 1 MB 32-bit AHB BUS-MATRIX TRACECK TRACED[3:0] FLASH DMA 512 KB AXI Mux1 128 KB 128 KB 32 KB RNG FMC ADC1 Up to 20 analog inputs common to ADC1 & 2 HASH FMC\_signals 3DES/AES CHROM-ART (DMA2D) Quad-SPI LCD\_R[7:0], LCD\_G[7:0], LCD\_B[7:0], LCD\_HSYNC, LCD\_VSYNC, LCD\_DE, LCD\_CLK CLK, CS,D[7:0] 4 channels, ETR as AF ŧΑΧ LCD-TFT FIFO T. 16b ТІМЗ 4 channels, ETR as AF  $\square$ TIM7 WWDG1 JPEG 16b < TIM4 4 channels, ETR as AF 4 channels, SDMMC\_D[7:0],SDMMC\_D[7:3,1]Dif SDMMC\_D0dir, SDMMC\_D2dir CMD, CMDdir, CK, Ckin, CKlo as AF\_ SWPMI FIFO SDMMC1 ⇒ 16b TIM12 2 channels as AF 2 channels as A 1 channel as AF (instruction cache ⇒ 16b TIM13 1 channel as AF TIM14 RX, TX, SCK, CTS, RTS as AF

RX, TX, SCK, CTS, RTS as AF

RX, TX, SCK

CTS, RTS as AF AHB2 (200MHz) USART2 HSYNC, VSYNC, PUIXCLK, D[13:0] USART3 HRTIM1\_CH[A..E]X
HRTIM1\_FLT[5:1].
HRTIM1\_FLT[5:1]. in, SYSFL]
DFSDM1\_CKOUT.
DFSDM1\_DATAIN[0:7],
DFSDM1\_CKIN[0:7]. UART4 RX. TX as AF HRTIM1 RX, TX as AF UART5 DFSDM1  $\Box$ UART7 RX, TX as AF  $\Box$ SAI3 SD, SCK, FS, MCLK as AF RX, TX as AF RX, TX as Ar

MOSI, MISO, SCK, NSS/SDO,
SDI, CK, WS, MCK, as AF

MOSI, MISO, SCK, NSS/SDO,
SDI, CK, WS, MCK, as AF

SCL, SDA, SMBAL as AF SD, SCK, FS, MCLK as AF SPI2/I2S2 SD, SCK, FS, MCLK, D[3:1], CK[2:1] as AF SPI3/I2S3 SAI1 I2C1/SMBUS SCL, SDA, SMBAL as AF MOSI, MISO, SCK, NSS as AF SPI5 10 KB SRAM 1 compl. chan (TIM17\_CH1N), 1 chan. (TIM17\_CH1, BKIN as AF TIM17 Mux2 I2C2/SMBUS Л. 1 compl. chan (TIM16\_CH1N), 1 chan. (TIM16\_CH1, BKIN as AF DAP TIM16 I2C3/SMBUS SCL, SDA, SMBAL as AF 2 compl. chan (TIM15\_CH1[1:2]N), 2 chan. (TIM\_CH15[1:2], BKIN as AF MDIOS MDC. MDIO.  $\Box$ 7 MOSI, MISO, SCK, NSS as AF 32-bit AHB BUS-MATRIX RAM FDCAN1 IWDG1 MOSI, MISO, SCK, NSS / SDO, SDI, CK, WS, MCK, as AF SPI/I2S1 FDCAN2 TX RX IJ IWDG2 0 64 KB SRAM RX, TX, SCK, CTS, RTS as AF 🔇 USART6 SPDIFRX1 IN[1:4] as AF RX, TX, SCK, CTS, RTS as AF USART1 אדג 4 compl. chan. (TIM1\_CH1[1:4]N), 4 chan. (TIM1\_CH1[1:4]ETR, BKIN as AF 4 compl. chan.(TIM8\_CH1[1:4]N), 4 chan. (TIM8\_CH1[1:4], ETR, BKIN as AE\_ CEC as AF HDMI-CEC  $\square$ DAC1\_OUT, DAC2\_OUT as AF DAC1&2 **HSEM**  $\square$ TIM8/PWM LPTIM1\_IN1, LPTIM1\_IN2, LPTIM1\_OUT as AF CRC OPAMP1&2 Up to 17 analog inputs common to ADC1 and 2 COPAMPX VINM WWDG2 OPAMPx\_VINP OPAMPx\_VOUT as AF ADC3 VDD = 1.62 to 3.6V VDD33USB = 3.0 to 3.6V VSS Tem, sensor RCC Reset & GPIO PORTA.. J Voltage regulator 3.3 to 1.2V PA..J[15:0] < control VDDMMC33 = 1.8 to 3.6V VDDSMPS, VSSSMPS VLXSMP, VFBSMPS, SMPS step-dov GPIO PORTK SD, SCK, FS, MCLK, PDM\_DI/CK[4:1] as AE COMPX\_INP, COMPX\_INM, COMPX\_OUT as AE XTAL 32 kHz OSC32\_IN OSC32\_OUT RTC\_TS
RTC\_TAMP[1:3]
RTC\_OUT
RTC\_REFIN COMP1&2 S RTC Backup registers LPTIM5\_OUT as AF LPTIM5 VRFF 4 MHz CSI S LPTIM4 LPTIM4\_OUT as AF SYSCFG 48 MHz HS**I**48 R0 LPTIM3 LPTIM3\_OUT as AF EXTI WKUP HSI ◀ 64 MHz HSI RC 12C4 XTAL OSC 4-48 MHz SC\_OSC\_OUT MISO, MOSI, SCK, NSS as AF SPI6 LPUART1 LPTIM2 UPPLY SUPERVISION VDDA, VSSA NRESET WKUP[6:1] POR/PDR/BOR MSv43742V16

Figure 1. STM32H755xl block diagram

