## MIPS32

# **PROJECT MIPS32**

| Name               | Register number | Usage                                        | Preserved on call? |  |
|--------------------|-----------------|----------------------------------------------|--------------------|--|
| \$zero             | 0               | The constant value 0                         | n.a.               |  |
| \$v0-\$v1          | 2–3             | Values for results and expression evaluation | no                 |  |
| \$a0-\$a3          | 4–7             | Arguments                                    | no                 |  |
| \$t0-\$t7          | 8–15            | Temporaries                                  | no                 |  |
| \$s0 <b>-</b> \$s7 | 16–23           | Saved                                        | yes                |  |
| \$t8-\$t9          | 24–25           | More temporaries                             | no                 |  |
| \$gp               | 28              | Global pointer                               | yes                |  |
| \$sp               | 29              | Stack pointer                                | yes                |  |
| \$fp               | 30              | Frame pointer                                | yes                |  |
| \$ra               | 31              | Return address                               | yes                |  |

### MIPS Register Conventions

| Name                            | Example                                                                                | Comments                                                                                                                                                                                     |
|---------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    | \$s0-\$s7, \$t0-\$t9, \$zero,<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp, \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register\$at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory<br>words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                |

### MIPS Operands

| Category         | Instruction                      | Example             | Meaning                                     | Comments                              |
|------------------|----------------------------------|---------------------|---------------------------------------------|---------------------------------------|
|                  | add                              | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands               |
| Arithmetic       | subtract                         | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands               |
|                  | add immediate                    | addi \$s1,\$s2,20   | \$s1 = \$s2 + <b>20</b>                     | Used to add constants                 |
|                  | load word                        | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register          |
|                  | store word                       | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory          |
| İ                | load half                        | lh \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                  | load half unsigned               | 1hu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register           |
|                  | store half                       | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Halfword register to memory           |
| Data<br>transfer | load byte                        | 1b \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
| transier         | load byte unsigned               | 1bu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register          |
|                  | store byte                       | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory          |
|                  | load linked word                 | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap  |
|                  | store condition. word            | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic swap |
|                  | load upper immed.                | lui \$s1,20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits       |
|                  | and                              | and \$s1,\$s2,\$s3  | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND   |
| İ                | or                               | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR    |
| ĺ                | nor                              | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR   |
| Logical          | and immediate                    | andi \$s1,\$s2,20   | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant      |
|                  | or immediate                     | ori \$s1,\$s2,20    | \$s1 = \$s2   <b>20</b>                     | Bit-by-bit OR reg with constant       |
| İ                | shift left logical               | sll \$s1,\$s2,10    | \$s1 = \$s2 << <b>10</b>                    | Shift left by constant                |
| Ì                | shift right logical              | srl \$s1,\$s2,10    | \$s1 = \$s2 >> <b>10</b>                    | Shift right by constant               |
|                  | branch on equal                  | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch        |
|                  | branch on not equal              | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative           |
| Conditional      | set on less than                 | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne       |
| branch           | set on less than unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned            |
|                  | set less than immediate          | slti \$s1,\$s2,20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant            |
|                  | set less than immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant unsigned   |
|                  | jump                             | j 2500              | go to 10000                                 | Jump to target address                |
| Unconditional    | jump register                    | jr \$ra             | go to \$ra                                  | For switch, procedure return          |
| jump             | jump and link                    | ial 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                    |

### MIPS Assembly Language

| op(31:26) |                     |            |                    |                                   |                    |                          |        |                         |
|-----------|---------------------|------------|--------------------|-----------------------------------|--------------------|--------------------------|--------|-------------------------|
| 28–26     | 0(000)              | 1(001)     | 2(010)             | 3(011)                            | 4(100)             | 5(101)                   | 6(110) | 7(111)                  |
| 31–29     |                     |            |                    |                                   |                    |                          |        |                         |
| 0(000)    | R-format            | Bltz/gez   | jump               | jump & link                       | branch eq          | branch<br>ne             | blez   | bgtz                    |
| 1(001)    | add<br>immediate    | addiu      | set less than imm. | set less<br>than imm.<br>unsigned | andi               | ori                      | xori   | load upper<br>immediate |
| 2(010)    | TLB                 | F1Pt       |                    |                                   |                    |                          |        |                         |
| 3(011)    |                     |            |                    |                                   |                    |                          |        |                         |
| 4(100)    | load byte           | load half  | lwl                | load word                         | load byte unsigned | load<br>half<br>unsigned | lwr    |                         |
| 5(101)    | store byte          | store half | swl                | store word                        |                    |                          | swr    |                         |
| 6(110)    | load linked<br>word | lwc1       |                    |                                   |                    |                          |        |                         |
| 7(111)    | store cond.         | swc1       |                    |                                   |                    |                          |        |                         |

Opcodes for different instruction formats

|       | op(31:26)=010000 (TLB), rs(25:21) |        |        |        |        |        |        |        |  |  |
|-------|-----------------------------------|--------|--------|--------|--------|--------|--------|--------|--|--|
| 23–21 | 0(000)                            | 1(001) | 2(010) | 3(011) | 4(100) | 5(101) | 6(110) | 7(111) |  |  |
| 25–24 |                                   |        |        |        |        |        |        |        |  |  |
| 0(00) | mfc0                              |        | cfc0   |        | mtc0   |        | ctc0   |        |  |  |
| 1(01) |                                   |        |        |        |        |        |        |        |  |  |
| 2(10) |                                   |        |        |        |        |        |        |        |  |  |
| 3(11) |                                   |        |        |        |        |        |        |        |  |  |

## Multiplication extension

|        | op(31:26)=000000 (R-format), funct(5:0) |        |                        |                      |         |        |        |              |  |
|--------|-----------------------------------------|--------|------------------------|----------------------|---------|--------|--------|--------------|--|
| 2–0    | 0(000)                                  | 1(001) | 2(010)                 | 3(011)               | 4(100)  | 5(101) | 6(110) | 7(111)       |  |
| 5–3    |                                         |        |                        |                      |         |        |        |              |  |
| 0(000) | shift left<br>logical                   |        | shift right<br>logical | sra                  | sllv    |        | srlv   | srav         |  |
| 1(001) | jump register                           | jalr   |                        |                      | syscall | break  |        |              |  |
| 2(010) | mfhi                                    | mthi   | mflo                   | mtlo                 |         |        |        |              |  |
| 3(011) | mult                                    | multu  | div                    | divu                 |         |        |        |              |  |
| 4(100) | add                                     | addu   | subtract               | subu                 | and     | or     | xor    | not or (nor) |  |
| 5(101) |                                         |        | set 1.t.               | set l.t.<br>unsigned |         |        |        |              |  |
| 6(110) |                                         |        |                        |                      |         |        |        |              |  |
| 7(111) |                                         |        |                        |                      |         |        |        |              |  |

# R-format specific instructions



Five Addressing modes of MIPS

| Name       |        |        | Fie    | lds                  | Comments                |        |                                        |
|------------|--------|--------|--------|----------------------|-------------------------|--------|----------------------------------------|
| Field size | 6 bits | 5 bits | 5 bits | 5 bits               | 5 bits                  | 6 bits | All MIPS instructions are 32 bits long |
| R-format   | ор     | rs     | rt     | rd shamt funct       |                         | funct  | Arithmetic instruction format          |
| I-format   | ор     | rs     | rt     | rt address/immediate |                         |        | Transfer, branch, imm. format          |
| J-format   | ор     |        | ta     | rget addres          | Jump instruction format |        |                                        |

Instruction Format in MIPS



Instruction Formats comparison ARM vs MIPS