## VLSI ARCHITECTURE PROJECT

| SNo. | Name                    | Roll number | Mail Id                       |
|------|-------------------------|-------------|-------------------------------|
| 1    | Sreyas Janamanchi       | IMT2022554  | Sreyas.Janamanchi@iiitb.ac.in |
| 2    | Shannon Muthanna IB     | IMT2022552  | Shannon.Muthanna@iiitb.ac.in  |
| 3    | MV Chirag               | IMT2022583  | MV.Chirag@iiitb.ac.in         |
| 4    | Vedant Vinit Mangrulkar | IMT2022519  | Vinit.Mangrulkar@iiitb.ac.in  |
| 5    | Ajitesh Kumar Singh     | IMT2022559  | Ajitesh.Kumar@iiitb.ac.in     |
| 6    | Chinmay Krishna         | IMT2022561  | Chinmay.Krishna@iiitb.ac.in   |

## Proposed paper: Improved Logarithmic Multipliers for Energy-Efficient Neural Networks

This paper presents an improved logarithmic multiplier (ILM) for energy-efficient neural networks (NNs). The ILM replaces multiplication with shift and addition operations, reducing energy usage while staying within NNs' error tolerance. A novel nearest-one detector (NOD) circuit and a compact adder enhance efficiency. Benchmark tests show the ILM achieves significant energy savings and improved classification accuracy compared to exact multipliers. The authors optimize the design based on synaptic weight characteristics and demonstrate the ILM's superiority over existing logarithmic multipliers in energy efficiency and accuracy.