# AES ENCRYPTION OF IMAGE ON FPGA

Sreyas Janamanchi (IMT2022554)

Pradyumna G (IMT2022555)

Chinmay Krishna R (IMT2022561)

# **BACKGROUND**

The Advanced Encryption Standard (AES) is a trusted encryption algorithm widely used for securing sensitive data, offering key lengths of 128, 192, or 256 bits to prevent unauthorized access. In this project, we implement AES-128 encryption, a method extensively used to protect internet communications and sensitive files.

Implementing AES encryption on an FPGA enables secure, real-time processing of sensitive visual data, leveraging parallel processing for low latency and efficient resource utilization. This approach is ideal for time-sensitive applications such as surveillance and medical imaging, ensuring robust data security and adaptability in embedded systems.

# **METHODOLOGY**



SETUP

In this project we perform acceleration of AES-128 encryption on an image using FPGA.

Here's the link to our code: <a href="https://github.com/Sreyas-J/ImageAES\_FPGA">https://github.com/Sreyas-J/ImageAES\_FPGA</a>

Here's the demo link: <u>Demo.mp4</u>

Reference: <a href="https://github.com/michaelehab/AES-Verilog">https://github.com/michaelehab/AES-Verilog</a>, this gave us inspiration for a basic non-accelerated AES-128 encryption. The code implements composite arithmetic algorithm for optimization.



- The process begins with converting an image into a .coe file format. The .coe file is a series of 128-bit plaintexts.
- A round-robin algorithm was implemented in python to split the image data into three .coe files. Round-robin was chosen to make the project easily extendable to real-time image transfer.
- Each .coe file is used to create a block RAM (BRAM).
- We have instantiated six AES-128 modules. Each BRAM then provides input to two AES-128 modules using another round-robin to distribute data.
- The data is exported from ILA to a csv file.
- The csv is processed through Python code to reassemble the data in the correct order, accounting for a twelve-clock cycle delay. Multiple adjustments were required to synchronize the round-robin approach with the clock delay for accurate data retrieval.

To accelerate AES-128 encryption, the following optimization techniques were implemented: -

• **Parallel Computation**: Multiple AES encryption instances were instantiated, enabling parallel processing and significantly increasing throughput.

- **Single Key Expansion**: Key expansion is executed only once in the main module, and the expanded key is shared across all instances, eliminating redundant calculations.
- **Optimized MixColumn Operation**: Composite arithmetic using Galois fields was applied to optimize the MixColumn step, a core operation that is repeatedly performed during encryption.
- **Increased Clock Frequency**: The clock frequency was maximized to further boost the output rate, enhancing the overall speed of encryption.

# **REPORTS**

#### **BASIC IMPLEMENTATION**

Clock frequency: 30.303MHz

Latency= 12 clock cycles

Latency: 396ns

Throughput= Clock frequency

Throughput: 30.303\*10<sup>6</sup> ops/sec

Time taken for encrypting a 128px\*128px jpeg image: 9504ns

| Name                                     | Waveform       | Period (ns) | Frequency (MHz) |
|------------------------------------------|----------------|-------------|-----------------|
| dbg_hub/inst/BSCANID.u_xsdbm_id/SWITCH_N | {0.000 16.500} | 33.000      | 30.303          |



WE CAN SEE HERE THAT IT HAS A 12-CLOCK CYCLE DELAY FROM BRAM ADDRESS UPDATE TO ENCRYPTED VALUE OUTPUT (2 CLOCK CYCLES TO READ THE VALUE AND 10 CLOCK CYCLES FOR AES ENCRYPTION)



IMPLEMENTED LAYOUT

| Name 1                   | Slice LUTs<br>(53200) | Slice Registers<br>(106400) | F7 Muxes<br>(26600) | F8 Muxes<br>(13300) | Slice<br>(13300) | LUT as Logic<br>(53200) | LUT as Memory<br>(17400) | Block RAM<br>Tile (140) | Bonded IOB<br>(200) | BUFGCTRL<br>(32) | BSCANE2<br>(4) |
|--------------------------|-----------------------|-----------------------------|---------------------|---------------------|------------------|-------------------------|--------------------------|-------------------------|---------------------|------------------|----------------|
| ∨ N AES                  | 8232                  | 4509                        | 2590                | 1280                | 2515             | 7875                    | 357                      | 9.5                     | 1                   | 2                | 1              |
| > I a (AES_Encrypt)      | 6460                  | 1280                        | 2560                | 1280                | 1718             | 6460                    | 0                        | 0                       | 0                   | 0                | 0              |
| > I BRAM (blk_mem_gen_0) | 0                     | 0                           | 0                   | 0                   | 0                | 0                       | 0                        | 2                       | 0                   | 0                | 0              |
| > 1 dbg_hub (dbg_hub)    | 472                   | 753                         | 0                   | 0                   | 242              | 448                     | 24                       | 0                       | 0                   | 1                | 1              |
| > 11 ila0 (ila_0)        | 1190                  | 2236                        | 30                  | 0                   | 606              | 857                     | 333                      | 7.5                     | 0                   | 0                | 0              |
| > 1 vio0 (vio 0)         | 101                   | 231                         | 0                   | 0                   | 68               | 101                     | 0                        | 0                       | 0                   | 0                | 0              |

RESOURCE UTILISATION

# **ACCELERATED IMPLEMENTATION**

Clock frequency: 119.403MHz

Worst negative slack: 0.795ns

Latency= 12 clock cycles

Latency: 100.5ns

₩ in[4][127:0]

**₩** in[5][127:0]

Throughput= Clock\_frequency\*6

Throughput: 716.418\*106 ops/sec

Time taken for encrypting a 128px\*128px jpeg image: 485.75ns

| Name                        |                            |               |         |         |                   |                                                   | Waveform |         |                  |                 |     | Period (ns) |     |       | Frequency (MHz)     |    |             |            |
|-----------------------------|----------------------------|---------------|---------|---------|-------------------|---------------------------------------------------|----------|---------|------------------|-----------------|-----|-------------|-----|-------|---------------------|----|-------------|------------|
| clk                         |                            | {0.000 4.188} |         |         |                   |                                                   | 8.375    |         |                  |                 | 119 |             |     | 9.403 |                     |    |             |            |
| Name                        | <sub> </sub> 510           |               |         | i       | 515<br><b>515</b> |                                                   |          |         |                  | 1520            |     |             |     |       | 525<br>525          |    | _           |            |
| > <b>*</b> addra[0][6:0]    | Value<br>2                 | 0             |         | 2       | V 4               | 6                                                 | 8        | 10      | 12               | 14              | 16  | 18          | 20  | 22    | V 24                | 26 | y 28        | <u></u>    |
| > <b>V</b> addra[1][6:0]    | 3                          | 1             |         | 3       | ^<br>X 5          | <del>                                      </del> | 9        | X 11    | 13               | 15              | 17  | 19          | 21  | 23    | Λ <u>-·</u><br>χ 25 | 27 | <u> </u>    | ⊱          |
| > <b>V</b> encrypte][127:0] | 9958fdec8e2d65c80160cfc0e6 |               |         |         |                   | 9958fd                                            | c8e2d6   | 5c8016  | 0cfc0e6          | 6432fa          |     |             |     |       |                     | 2f | χ <u>61</u> | <b>√</b> 5 |
| > <b>W</b> encrypte][127:0] | 5d8b8af9f919c8e6dfc310d44d |               |         |         |                   | 5d8b8a                                            | 9f919c   | :8e6dfc | 31 <b>0</b> d44d | c36c19          |     |             |     |       |                     | d7 | ∑5e         | χŦ         |
| le reset_1                  | 0                          |               |         |         |                   |                                                   |          |         |                  |                 |     |             |     |       |                     |    |             |            |
| > <b>W</b> encrypte][127:0] | e109ac33e298773a8a915b24   |               |         |         |                   | e1 <b>0</b> 9ac                                   | 3e2987   | 73a8a9  | 15b24c7          | 8e <b>0</b> 54f |     |             |     |       |                     | ba | √a7         | χŦ         |
| > <b>W</b> encrypte][127:0] | 8e9bb2290016cf2ac8435a4b6  |               |         |         |                   | 8e9bb2:                                           | 2900160  | f2ac84  | 35a4b63          | 7f696 <b>0</b>  |     |             |     |       |                     | 05 | ∕сб         | χБ         |
| > <b>W</b> encrypte][127:0] | defc899e94c6b8ce8fedcee9e9 |               |         |         |                   | defc89                                            | 9e94c6b  | 8ce8fe  | dcee9e9          | ff3dcf          |     |             |     |       |                     | ba | \(\)18      | <b>\</b> 5 |
| > <b>W</b> encrypte][127:0] | 9292c41266e1f4e3e689ec80d  |               |         |         |                   | 9292c4                                            | .266e1f  | 4e3e68  | 9ec8 <b>0</b> df | b6 <b>0</b> 2fe |     |             |     |       |                     | 09 | 25          | <u>/2</u>  |
| > <b>V</b> in[0][127:0]     | ffd8ffe000104a464946000101 | ffd8ffe000104 | a46494  | 6000101 | 000001            | 09                                                | 00       | 43      | (f2              | 62              | c5  | ∑5b         | √fe | (f7   | ∕6f                 | c4 | √f2         | χđ         |
| > <b>W</b> in[1][127:0]     | 130f141dlalfleldlalclc2024 | 130f141d1a1f1 | leldlal | 1c2024  | 2e2720            | 32                                                | 31       | 9a      | 02               | 6a              | 09  | √f7         | √d0 | 78    | <b>15</b>           | 55 | X66         | VOI        |
|                             |                            |               |         |         |                   |                                                   |          |         |                  |                 |     |             |     |       |                     |    |             |            |

WE CAN SEE HERE THAT IT HAS A 12-CLOCK CYCLE DELAY FROM BRAM ADDRESS UPDATE TO ENCRYPTED VALUE OUTPUT (2 CLOCK CYCLES TO READ THE VALUE AND 10 CLOCK CYCLES FOR AES ENCRYPTION)

e3... \langle 1f... \langle f9... \langle b5...

| Name 1                    | Slice LUTs<br>(53200) | Slice Registers<br>(106400) | F7 Muxes<br>(26600) | F8 Muxes<br>(13300) | Slice<br>(13300) | LUT as Logic<br>(53200) | LUT as Memory<br>(17400) | Block RAM<br>Tile (140) | Bonded IOB<br>(200) | BUFGCTRL<br>(32) | BSCANE2<br>(4) |
|---------------------------|-----------------------|-----------------------------|---------------------|---------------------|------------------|-------------------------|--------------------------|-------------------------|---------------------|------------------|----------------|
| √ N AES                   | 45052                 | 17742                       | 15604               | 7762                | 12041            | 43131                   | 1921                     | 63.5                    | 1                   | 2                | 1              |
| > I a (AES_Encrypt_3)     | 6641                  | 1280                        | 2560                | 1280                | 1727             | 6641                    | 0                        | 0                       | 0                   | 0                | 0              |
| > I b (AES_Encrypt4)      | 6647                  | 1280                        | 2560                | 1280                | 1728             | 6647                    | 0                        | 0                       | 0                   | 0                | 0              |
| > I BRAM0 (blk_mem_gen_0) | 0                     | 0                           | 0                   | 0                   | 0                | 0                       | 0                        | 4                       | 0                   | 0                | 0              |
| > I BRAM1 (blk_mem_gen_1) | 0                     | 0                           | 0                   | 0                   | 0                | 0                       | 0                        | 4                       | 0                   | 0                | 0              |
| > I BRAM2 (blk_mem_gen_2) | 0                     | 0                           | 0                   | 0                   | 0                | 0                       | 0                        | 4                       | 0                   | 0                | 0              |
| > I c (AES_Encrypt5)      | 6643                  | 1280                        | 2560                | 1280                | 1733             | 6643                    | 0                        | 0                       | 0                   | 0                | 0              |
| > I d (AES_Encrypt6)      | 6641                  | 1280                        | 2560                | 1280                | 1733             | 6641                    | 0                        | 0                       | 0                   | 0                | 0              |
| > 1 dbg_hub (dbg_hub)     | 474                   | 753                         | 0                   | 0                   | 225              | 450                     | 24                       | 0                       | 0                   | 1                | 1              |
| > I e (AES_Encrypt7)      | 6640                  | 1280                        | 2560                | 1280                | 1819             | 6640                    | 0                        | 0                       | 0                   | 0                | 0              |
| > I f (AES_Encrypt)       | 6643                  | 1280                        | 2560                | 1280                | 1765             | 6643                    | 0                        | 0                       | 0                   | 0                | 0              |
| > 1 ila (ila_0)           | 4482                  | 9063                        | 244                 | 82                  | 2837             | 2585                    | 1897                     | 51.5                    | 0                   | 0                | 0              |
| > 1 vio0 (vio_0)          | 101                   | 231                         | 0                   | 0                   | 70               | 101                     | 0                        | 0                       | 0                   | 0                | 0              |

RESOURCE UTILISATION



IMPLEMENTED LAYOUT

# **RESULTS**



**ENCRYPTED IMAGE AS A BINARY FILE (VIEWED USING HEXEDIT)** 



DECRYPTED IMAGE AS A BINARY FILE (VIEWED USING HEXEDIT)





# **FUTURE ASPECTS**

- Further acceleration can be achieved through pipelining. The encryption pipeline
  consists of nine instances, each handling rounds 2 through 10. When a plaintext is
  being processed in a specific round, the remaining instances are free to begin
  encrypting additional plaintexts, maximizing throughput and efficiency.
- The image can be dynamically transmitted from a microcontroller or processing system (PS) via a communication protocol such as UART or AXI. The encrypted image is then sent back to the microcontroller/PS, enabling automation and easing implementation for embedded systems.
- Further security can be improved by accelerating authentication algorithms like RSA and AES-CMAC on FPGA to verify data authenticity and integrity, in addition to confidentiality provided by AES encryption.