## CS614 Advancel Compilers INSTRUCTION SCHEDULING

| ipelinel | archit | rtine | makes                    | compiler's | job    | intereiti | ng. |
|----------|--------|-------|--------------------------|------------|--------|-----------|-----|
|          |        | ť     | <i>i+</i> (              | ;+         | 2_     | 1+3       | 1+4 |
|          | 1      | IF    |                          |            |        |           |     |
|          | 2_     | ID    | IF                       |            |        |           |     |
|          | 3      | 0F    | $\mathcal{I}\mathcal{I}$ | 7.T        |        | ΙF        |     |
|          | 4      | EX    | 0F                       |            | D<br>Z | ID        | IF  |
|          | 5<br>6 | WB    | / ' €X                   | - ۲        | Y )    | 0F        | ID  |
|          | 7      |       | WŁ                       |            | JB (   | EΧ        | 0F  |
|          | 8      |       |                          | <b>\</b>   | ~/\\   | WB        | EX  |
|          | 9      |       |                          |            |        | ·         | WB  |

9 cycles instead of 25 (5×5).

Stalls possible due to control & data hazards.

Some can be reduced due to features such as apreardforwarding from weite buffers.

- 1 Data dependency
- 1 Control depending

- H/w: prefetch Compiler: reorder
- How's predict with a few bils
- Compiler, speculate

Basic - Block Scheduling

LD: 2 cycles: seit I cycle I next ST can start after I cycle

-Say we have separation of ALO and MEM execution.

1 Draw a (labeled) data-dependence geaph.

of det, suc



2 Choose a peiouitized topological oader.

in > in > is = in = in : 6 cycles

i, - is - is - i7 : 5 cycles

i, → i2 → i7 : 4 yda

13 -> 1, -> 12 -> 12 -> 17 : MEM

in -s is : ALU

Hemirtic: Length of Cartical path

|      | ALU            | WEM           |
|------|----------------|---------------|
| 1:   |                | LD R3, 8 CR1) |
| 2:   |                | LD R2, O(R1)  |
| 3 '. | ADD R3, R3, R4 |               |
| 4:   | ADD R3, R3, R2 |               |
| 5:   |                | ST 4 CRI), R2 |
| 6:   |                | ST 12(Ri), R3 |
| 7:   |                | ST OCR7), R7  |
|      | 7 cycles       |               |



## Observation: 1) No data dependence among B1, B2 & B3. (2) B2 is control dependent on B1. 3 B3 can be scheduled in parallel with B1. (3) B, should be présitéred before B3. (5) LD in B2 can be moved to B1, ST cannot. instruction reordering adous BBs Let's say on hardware allows issuing two instructions simultaneously: LD R6, OCR1) LD R7, OCR2) ; LD Ro, OCKu) BEQZ R.L ; ADD R.R.R.R. 4: ST O(R3), R7; ST O(Rs), R8 duplicated to some one y de celge delatal between B2 & B5)

## Considerations:

- O Dota dependences
- 2 Control dependencies
- 3 Pipelind h/w
- 4 Parallelism in Ww
- (3) Hetergeneity, distributed

Option :-

out of order execution, instrum evoudering speculative execution, and motion duplication poundletize (vectorize communication optimisation