Table 13-2: Parallel 8080 Timing Characteristics

 $(T_A = -40 \text{ to } 85^{\circ}\text{C}, V_{DDIO} = 1.4\text{V to } 3.6\text{V})$ 

| Symbol             | Parameter                                                              | Min | Тур | Max | Unit |
|--------------------|------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time (write cycle)                                         | 75  | -   | -   | ns   |
| t <sub>cycle</sub> | Clock Cycle Time (read cycle) (Based on VOL/VOH = 0.3*VDDIO/0.7*VDDIO) | 450 | -   | -   | ns   |
| t <sub>AS1</sub>   | Address Setup Time between $(R/\overline{W})$ and $D/\overline{C}$     | 0   | -   | -   | ns   |
| t <sub>AH1</sub>   | Address Hold Time between $(R/\overline{W})$ and $D/\overline{C}$      | 0   | -   | -   | ns   |
| t <sub>AS2</sub>   | Address Setup Time between $(R/\overline{W})$ and $\overline{CS}$      | 0   | -   | -   | ns   |
| t <sub>AH2</sub>   | Address Hold Time between $(R/\overline{W})$ and $\overline{CS}$       | 0   | -   | -   | ns   |
| t <sub>DSW</sub>   | Data Setup Time (D0~D7, WRITE)                                         | 5   | -   | -   | ns   |
| t <sub>DHW</sub>   | Data Hold Time (D0~D7, WRITE))                                         | 5   | -   | -   | ns   |
| t <sub>ACC</sub>   | Data Access Time (D0~D7, READ)                                         | 250 | -   | -   | ns   |
| tон                | Output Hold time (D0~D7, READ)                                         | 100 | -   | -   | ns   |
| PWcsl              | Pulse width /CS low (write cycle)                                      | 40  | -   | -   | ns   |
| PWcsh              | Pulse width /CS high (write cycle)                                     | 25  | -   | -   | ns   |
| PW <sub>CSL</sub>  | Pulse width /CS low (read cycle)                                       | 500 | -   | -   | ns   |
| PW <sub>CSH</sub>  | Pulse width /CS high (read cycle)                                      | 500 | -   | -   | ns   |
| t <sub>R</sub>     | Rise time                                                              | -   | -   | 4   | ns   |
| t <sub>F</sub>     | Fall time                                                              | -   | -   | 4   | ns   |

Note: CS can be pulled low during the write cycle, only /RW is needed to be toggled

 SSD2119
 Rev 1.4
 P 71/95
 Jun 2009
 Solomon Systech

Figure 13-2: Parallel 8080-series Interface Timing Characteristics

## Write Cycle



Remark: It's highly recommended that  $\overline{\text{RD}}$  remains high for the whole write cycle

## Read Cycle



Solomon Systech Jun 2009 | P 72/95 | Rev 1.4 | SSD2119