



## **Experiment-2**

### Design a 4-bit full adder and subtractor and simulate the same using basic gates.

**Aim:** To design 4-bit adder, 4-bit subtractor and 4-bit adder-subtractor and to simulate the same using logic gates.

#### 4-bit adder

Block diagram



### Logic diagram







1

$$B \rightarrow + 0001 \\ \hline 01010$$

## 4-bit subtractor

## Block diagram



## Logic diagram







A -> 1 0 0 1 B -> 0 0 0 1

1's Complement of B  $\rightarrow$  1 1 1 0

2's Complement of B -> 1's Complement of B + 1 -> 1 1 1 1

1 1 1 1

A-> 1001

2's Complement of B -> + 1 1 1 1 1 1 1 1 0 0 0

#### 4-bit adder-subtractor

#### Block diagram



### Logic diagram









M=0, Adder

M=1, Subtractor

Result: 4-bit adder, 4-bit subtractor and 4-bit adder-subtractor circuits are designed and simulated using logic gates.