# Lake: A Framework for Designing and Automatically Configuring Physical Unified Buffers

Maxwell Strange

#### Lake – AHA Toolset Context

• Lake implements the Memory (MEM) portion of the dataflow graph



#### Lake – AHA Toolset Context

• Lake implements the Memory (MEM) portion of the dataflow graph





**Hardware** Generator PEak [11] solves this problem for (Peak) PE hardware **Application Accelerator** (Compute Graph) (PE)

PEak [11] solves this problem for

PE hardware

What about memories?

Hardware Generator (Peak)

Application (Compute Graph)

Accelerator (PE)

**Hardware Generator** Lake solves this problem... (Lake) ...for dense *streaming memories*) **Accelerator Application** (Physical Unified (Streaming Memory) **Buffer**)

# Single Source of Truth

• To enable automatic mapping and design-space exploration, it is crucial to generate mapping collateral from a single source of truth



# Need the Right Abstraction

Maintaining compiler compatibility requires a stable HW/SW interface



# Need the Right Abstraction

Maintaining compiler compatibility requires a stable HW/SW interface

PEak used an ISA for PEs – what is analogous to an ISA for streaming



- Streaming memories ingest and emit (re)ordered streams of data to occupy large sets of compute units
  - Streaming memories have no data-dependent flow control



Memory Streams Compute

#### TPU [2]

- Push memories used for activation storage, weight FIFO
- Custom compilation pathway (TensorFlow -> TPU Instructions)
- Aggregate data and push through compute



#### Eyeriss [5]

- Push memories for scratchpads
- Manual mapping to CNN parameters
- Aggregate data and push through compute



#### SIMBA PE [4]

- Push memories for inputs, weight buffer, accumulation buffer
- Caffe -> mapper + placer -> configuration binaries
- Aggregate data and push through compute



(c) Simba Processing Element

• TPU [2]

Push memories used for activation storage, weight FIFO

Custom compilation pathway (TensorFlow -> TPU

Instructions)

#### Three streaming memories

- Eyeriss [5] Three different compilers
   Push memories for scratchpads

  - Manual mapping to CNN parameters

- SIMBA [4]
  - Push memories for inputs, weight buffer, accum buffer
  - Caffe -> mapper + placer -> configuration binaries



#### Unified Buffer [3] - Streaming Memory Abstraction

- Describes *stream* reorderings in space and time
  - Address sequences (space) to indicate reorderings
  - *Static schedule* sequences (time) to make sure all dependencies are obeyed
- Easy to extract UB from IP/ML (streaming memory) applications

Example streaming memory application

- Create a **Port** for each access statement in the original application
  - Iteration Domain
  - Address Sequence
  - Schedule Sequence

#### Unified Buffer [3] - Streaming Memory Abstraction

- Describes **stream** reorderings in space and time
  - Address sequences (space) to indicate reorderings
  - *Static schedule* sequences (time) to make sure all dependencies are obeyed
- Easy to extract UB from IP/ML (streaming memory) applications

```
for (y, 0, 64)
  for (x, 0, 64)
  brighten (x, y) = input(x, y) * 4;

for (y, 0, 63)
  for (x, 0, 64)
   blur (x, y) = (brighten (x, y) +
        brighten (x, y+1)) / 2;
```

Example streaming memory application

- Create a **Port** for each access statement in the original application
  - Iteration Domain
  - Address Sequence
  - Schedule Sequence



Extract the Unified
Buffer for the **brighten**buffer



#### One Port for each access statement



**Unified Buffer Abstraction** 

#### Assign each Port an Iteration Domain



**Unified Buffer Abstraction** 

```
for(y, 0, 64)
  for(x, 0, 64)
  brighten[64 * y + 1 * x + 0] = input * 4;
```

```
for(y, 0, 64) \( \text{for}(x, 0, 64) \)
    brighten[64 * y + 1 * x + 0] = input * 4;
```

```
for(y, 0, 64) \( \)
for(x, 0, 64) \( \)
brighten[64 * y + 1 * x + 0] = input * 4;
```

```
Extents

Offset

Strides

for (y, 0, 64)

for (x, 0, 64)

brighten [64 * y + 1 * x + 0] = input * 4;
```

Assign each Port an affine map from Iteration Domain to Address



#### Schedule:

As written (without optimizations), all reads occur after all writes

# Kernel Example – Extracted UB



**Unified Buffer Abstraction** 

# Kernel Example – Extracted UB



**Unified Buffer Abstraction** 

#### Compiler Flow



Physical Unified Buffer

Halide

```
brighten(x, y) = input(x, y) * 4;
blur(x, y) = (brighten(x, y) +
              brighten(x, y+1)) / 2;
blur.tile(x, y, xo, yo, xi, yi, 64, 63)
    .hw accelerate(xi, xo);
brighten.store at(blur, xo)
        .compute at(blur, xo);
input.stream to accelerator();
for (y, 0, 64)
  for(x, 0, 64)
    brighten(x, y) = input(x, y) * 4;
for (y, 0, 63)
  for(x, 0, 64)
    blur(x, y) = (brighten(x, y) +
                  brighten(x, y+1)) / 2;
           Brighten Buffer
                                (x, y)
                               (x, y+1)
        (x, y)
```

CGRA Memory Tile

# Lake enables Unified Buffer mapping!

Halide

brighten(x, y) = input(x, y) \* 4;blur(x, y) = (brighten(x, y) +

.hw accelerate(xi, xo);

blur.tile(x, y, xo, yo, xi, yi, 64, 63)

brighten(x, y+1)) / 2;



abstraction to build RTL and program it

#### Lake System Overview

- Lake allows users to create physical implementations of Unified Buffers:
  - Hardware Generation (RTL)
  - Compiler Targetability (Compiler Collateral)
  - Bitstream Generation (Configuration Routine)



# Lake Requirements

To create physical Unified Buffers (PUB) we need:

- 1. Type of Memory
  - 1. Capacity
  - 2. Memory Width
- 2. # and types of **Ports**
- 3. Capabilities of the controllers associated with each Port
- 4. Runtime paradigm (static or ready/valid)

#### Lake Components - 1

#### Define the memory system itself

#### MemoryPort

- Used to define physical interfaces to Storage element
- Interface width
- o Type: R, W, R/W

#### Storage

- Actual storage (# bytes)
- Real implementation will depend on attached MemoryPorts



Implied dual-port SRAM

# Lake Components - 2



#### Define the **Ports**

- 1. Interface width
- 2. Type: IN, OUT
- 3. Buffering
  - Inserted when width mismatch with MemoryPorts

... and their associated capabilities

- IterationDomain (ID)
  - 1. Number of levels (nest depth)
  - 2. Maximum loop bounds

#### AddressGenerator (AG)

- 1. Maximum strides
- 2. Maximum offset

#### ScheduleGenerator (SG)

- 1. Runtime
  - 1. Static
  - 2. Ready/Valid
- 2. Maximum strides
- 3. Maximum offset

# Lake Specification

- Python library
  - Iterate over design space easily
  - Leverage OOP practices like inheritance
- Provide base static and ready/valid implementations
  - Users can write their own by overriding gen\_hardware() and gen\_bitstream()
  - Class interfaces guarantee proper interconnectivity
- Specify hardware topology through spec.connect()

# Spec Example

- Consider applications when building the spec for the hardware
- Previous brighten kernel needed 3 Ports
  - Build a 4 **Port** memory design to map 2-4 **Port** applications
- Use wide, single-ported SRAM
  - Almost always use these for efficiency vs multi-ported SRAM



## Spec Example

- Consider applications when building the spec for the hardware
- Previous brighten kernel needed 3 Ports
  - Build a 4 **Port** memory design to map 2-4 **Port** applications
- Use wide, single-ported SRAM
  - Almost always use these for efficiency vs multi-ported SRAM

```
Storage:
                                              capacity=2KB
                                            MemoryPort: R/W
input(x, y) —
                          Port: IN
                                                                      Port: OUT
                                                                                      brighten(x, y)
                                                                     vec cap=16B
                                      64
                        AG
                                                                     AG
                                                                             SG
                         ID: dim=6
                                                                      ID: dim=6
                          Port: IN
                                                                      Port: OUT
                                                                                         brighten(x, y+1)
                       vec cap=16B
                                                                     vec cap=16B
                                      64
                                                             64
                                                                                    16
                        AG
                                SG
                                                                     AG
                                                                             SG
                         ID: dim=6
                                                                      ID: dim=6
```

## Compiler

|   | $\mathbf{A}$ |  |  |
|---|--------------|--|--|
| 4 |              |  |  |
|   |              |  |  |

| Component   | Properties                           |
|-------------|--------------------------------------|
| ID          | max_bounds, max_depth                |
| AG, SG      | stride_width, offset_width           |
| Ports       | io_width, vectorization, Latency, II |
| MemoryPorts | Latency, II                          |
| Storage     | Capacity, MemoryPorts                |
| Topology    | Port->MemoryPort                     |
|             |                                      |

|   | Port             | ID                   | AG                               | SG                                            |  |
|---|------------------|----------------------|----------------------------------|-----------------------------------------------|--|
|   | input(x, y)      | extents=<br>[64, 64] | strides=<br>[1, 64]<br>offset=0  | strides=<br>[1, 64]<br>offset=0               |  |
| - | brighten(x, y)   |                      |                                  | ***                                           |  |
|   | brighten(x, y+1) | extents=<br>[64, 63] | strides=<br>[1, 64]<br>offset=64 | strides=<br>[1, 64]<br>offset=64 <sup>2</sup> |  |
|   |                  |                      |                                  |                                               |  |

#### Lake

Unified Buffer





for(y, 0, 64)

## Compiler Collateral

Compiler populates address and schedule stream descriptors

| Component   | Properties                           |  |  |
|-------------|--------------------------------------|--|--|
| ID          | max_bounds, max_depth                |  |  |
| AG, SG      | stride_width, offset_width           |  |  |
| Ports       | io_width, vectorization, Latency, II |  |  |
| MemoryPorts | Latency, II                          |  |  |
| Storage     | Capacity, MemoryPorts                |  |  |
| Topology    | Port->MemoryPort                     |  |  |
|             |                                      |  |  |

|                  | 1                         |                                  |                                               |
|------------------|---------------------------|----------------------------------|-----------------------------------------------|
| Port             | ID                        | AG                               | SG                                            |
| input(x, y)      | <i>extents</i> = [64, 64] | strides=<br>[1, 64]<br>offset=0  | strides=<br>[1, 64]<br>offset=0               |
| brighten(x, y)   |                           |                                  | ***                                           |
| brighten(x, y+1) | <i>extents</i> = [64, 63] | strides=<br>[1, 64]<br>offset=64 | strides=<br>[1, 64]<br>offset=64 <sup>2</sup> |

#### Lake

## Lake Summary

- Lake is a single-source-of-truth generator for *streaming* memories
  - RTL
  - Compiler Mapping Constraints
  - Configuration Routines
- Used Lake to build memories in multiple CGRAs
- Choosing the right abstraction (Unified Buffer) can be critical for automation

#### Demo - Overview

• Create a 1-input, 1-output memory tile with a dual-port SRAM



#### Demo – File Structure

```
/aha/lake

MICRO24_WS

simple_dual_port.py
demo_driver.py
```

Use demo\_driver.py to generate collateral
Specification already written in simple\_dual\_port.py

First, we need to write the specification

```
# 1. Initialize the spec...
Is = Spec()
# 2. Define Ports (and register them)
in port = Port(ext data width=data width,
                     direction=Direction.IN)
out port = Port(ext data width=data width,
                     direction=Direction.OUT)
Is.register(in port, out port)
```

```
# 3. Define ID, AG, SG for each Port (and register them)
in id = IterationDomain()
in ag = AddressGenerator()
in sg = ScheduleGenerator()
out id = IterationDomain()
out ag = AddressGenerator()
out sg = ScheduleGenerator()
Is.register(in id, in ag, in sg)
Is.register(out id, out ag, out sg)
```

```
# 4. Define the Storage and its MemoryPorts
   (and register them)
stg = SingleBankStorage(capacity=storage capacity)
wr mem port = MemoryPort(data width=data width,
                           mptype=MemoryPortType.W, delay=1)
rd mem port = MemoryPort(data width=data width,
                           mptype=MemoryPortType.R, delay=1)
Is.register(stg, wr mem port, rd mem port)
```

```
# 5. Connect registered Components (Topology)
# In to In
ls.connect(in port, in id)
Is.connect(in port, in ag)
Is.connect(in port, in sg)
# Out to Out
Is.connect(out port, out id)
Is.connect(out port, out ag)
Is.connect(out port, out sg)
# In and Out to MemoryPorts
ls.connect(in port, wr mem port)
ls.connect(out port, rd mem port)
# MemoryPorts to Storage
ls.connect(wr_mem_port, stg)
Is.connect(rd mem port, stg)
```

#### Demo – Generate Collateral

 Once we've done that, we can generate the Verilog by calling its function

```
simple_dual_port_spec.get_verilog(output_dir=output_dir_verilog)
```

• We can also generate the bitstream for a test – given the schedule from the compiler (handwritten in this case)

```
bs = simple_dual_port_spec.gen_bitstream(lt)
```

```
cd /aha/lake
python MICRO24_WS/demo_driver.py --outdir LAKE_TEST --visualize
```

View graph representation in ./LAKE\_TEST/simple\_dual\_port.png

### Demo - Visualization





#### Demo – Run a Test

Then we can run that test and verify our results!

```
cd LAKE_TEST
# optionally set WAVEFORM
export WAVEFORM=1
make sim
```

The test passes against the gold schedule

```
Simulation complete via $finish(1) at time 20715 NS + 0
./tb.sv:547  #20 $finish;
xcelium> assertion -summary -final
   Summary report deferred until the end of simulation.
xcelium> quit
   No assertions found.
TOOL: xrun(64)  23.03-s012: Exiting on Oct 24, 2024 at 10:18:09 PDT (total: 00:00:01)
python test_comparison.py --dir ./
Test is static: True
Test PASSED!
```



## Thank You

#### References

[1] Alex Carsello, Kathleen Feng, Taeyoung Kong, Kalhan Koul, Qiaoyi Liu, Jackson Melchert, Gedeon Nyengele, Maxwell Strange, Keyi Zhang, Ankita Nayak, Jeff Setter, James Thomas, Kavya Sreedhar, Po-Han Chen, Nikhil Bhagdikar, Zachary Myers, Brandon D'Agostino, Pranil Joshi, Stephen Richardson, Rick Bahr, Christopher Torng, Mark Horowitz, and Priyanka Raina. 2022. Amber: A 367 GOPS, 538 GOPS/W 16nm SoC with a Coarse-Grained Reconfigurable Array for Flexible Acceleration of Dense Linear Algebra. IEEE Symposium on VLSI Technology and Circuits (VLSI) (2022).

[2] Norman P Jouppi, Cliff Young, Nishant Patil, David Patterson, Gaurav Agrawal, Raminder Bajwa, Sarah Bates, Suresh Bhatia, Nan Boden, Al Borchers, Rick Boyle, Pierre-luc Cantin, Clifford Chao, Chris Clark, Jeremy Coriell, Mike Daley, Matt Dau, Jeffrey Dean, Ben Gelb, Tara Vazir Ghaemmaghami, Rajendra Gottipati, William Gulland, Robert Hagmann, C. Richard Ho, Doug Hogberg, John Hu, Robert Hundt, Dan Hurt, Julian Ibarz, Aaron Jaffey, Alek Jaworski, Alexander Kaplan, Harshit Khaitan, Daniel Killebrew, Andy Koch, Naveen Kumar, Steve Lacy, James Laudon, James Law, Diemthu Le, Chris Leary, Zhuyuan Liu, Kyle Lucke, Alan Lundin, Gordon MacKean, Adriana Maggiore, Maire Mahony, Kieran Miller, Rahul Nagarajan, Ravi Narayanaswami, Ray Ni, Kathy Nix, Thomas Norrie, Mark Omernick, Narayana Penukonda, Andy Phelps, Jonathan Ross, Matt Ross, Amir Salek, Emad Samadiani, Severn, Chris Gregory Sizikov, Matthew Snelham, Jed Souter, Dan Steinberg, Andy Swing, Mercedes Tan, Gregory Thorson, Bo Tian, Horia Toma, Erick Tuttle, Vijay Vasudevan, Richard Walter, Walter Wang, Eric Wilcox, and Doe Hyun Yoon. 2017. Indatacenter performance analysis of a tensor processing unit. International Symposium on Computer Architecture (ISCA) (2017), 1–12.

[3] Qiaoyi Liu, Jeff Setter, Dillon Huff, Maxwell Strange, Kathleen Feng, Mark Horowitz, Priyanka Raina, and Fredrik Kjolstad. 2023. Unified Buffer: Compiling Image Processing and Machine Learning Applications to Push-Memory Accelerators. ACM Transactions on Architecture and Code Optimization (TACO) 20, 2 (2023), 1–26.

[4] Yakun Sophia Shao, Jason Clemons, Rangharajan Venkatesan, Brian Zimmer, Matthew Fojtik, Nan Jiang, Ben Keller, Alicia Klinefelter, Nathaniel Pinckney, Priyanka Raina, Stephen G. Tell, Yanqing Zhang, William J. Dally, Joel Emer, C. Thomas Gray, Brucek Khailany, and Stephen W. Keckler. 2019. Simba: Scaling Deep-Learning Inference with Multi-Chip-Module-Based Architecture. In Proceedings of the 52nd Annual IEEE/ACM International Symposium on Microarchitecture (MICRO '52). Association for Computing Machinery, New York, NY, USA, 14–27. <a href="https://doi.org/10.1145/3352460.3358302">https://doi.org/10.1145/3352460.3358302</a>

[5] Y. -H. Chen, T. Krishna, J. S. Emer and V. Sze, "Eyeriss: An Energy-Efficient Reconfigurable Accelerator for Deep Convolutional Neural Networks," in IEEE Journal of Solid-State Circuits, vol. 52, no. 1, pp. 127-138, Jan. 2017, doi: 10.1109/JSSC.2016.2616357. keywords: {Shape; Random access memory; Computer architecture; Throughput; Clocks; Neural networks; Hardware; Convolutional neural networks (CNNs); dataflow

processing; deep learning; energy-efficient accelerators; spatial architecture },

#### References

- [6] J. Bachrach et al., "Chisel: Constructing hardware in a Scala embedded language," DAC Design Automation Conference 2012, San Francisco, CA, USA, 2012, pp. 1212-1221, doi: 10.1145/2228360.2228584. keywords: {Hardware; Hardware design languages; Generators; Registers; Wires; Vectors; Finite impulse response filter; CAD},
- [7] P. Hanrahan, "Magma github." github.com. https://github.com/phanrahan/magma/
- [8] D. Lockhart, G. Zibrat and C. Batten, "PyMTL: A Unified Framework for Vertically Integrated Computer Architecture Research," 2014 47th Annual IEEE/ACM International Symposium on Microarchitecture, Cambridge, UK, 2014, pp. 280-292, doi: 10.1109/MICRO.2014.50. keywords: {Object oriented modeling; Computational modeling; Hardware; Hardware design languages; Computer architecture; Computers; Productivity},
- [9] M. Gupta, "Google Tensor is a milestone for machine learning." blog.google. <a href="https://blog.google/products/pixel/introducing-google-tensor/">https://blog.google/products/pixel/introducing-google-tensor/</a> (accessed Oct. 24, 2024)
- [10] Ashish Vaswani, Noam Shazeer, Niki Parmar, Jakob Uszkoreit, Llion Jones, Aidan N. Gomez, Łukasz Kaiser, and Illia Polosukhin. Attention is all you need. In Proceedings of the 31st International Conference on Neural Information Processing Systems, NIPS'17, page 6000–6010, Red Hook, NY, USA, 2017. Curran Associates Inc.
- [11] Caleb Donovick, Ross Daly, Jackson Melchert, Lenny Truong, Priyanka Raina, Pat Hanrahan, and Clark Barrett. Peak: A single source of truth for hardware design and verification, 2023.

# Backup