# Fast Extended GCD for Large Integers for Verifiable Delay Functions

Kavya Sreedhar AHA Meeting 8.5.2021

#### Advanced cryptography needs faster GCD

- GCD is a well-established operation in number theory with
  - Wide-ranging applications in cryptography
  - A focus on developing fast algorithms in the 1980s/90s
- Verifiable delay functions (VDFs), introduced in 2018, create a new need for understanding how fast work can be in this space

Our goal: build fast GCD for the VDF application domain

## Verifiable delay functions

#### Verifiable delay function (VDF)

- Function that is slow to compute but easy to verify
- Defined by 3 algorithms: setup, evaluate, verify
  - Evaluate takes a fixed number of sequential steps T
  - Verify must be efficient when checking the result of evaluate



$$\begin{array}{c}
F \\
x, y
\end{array}$$
Check
$$F(x) = y$$
FAST

Delay: Requires minimum evaluation time despite any available parallelism

Verifiable: Can be efficiently verified

#### The crypto community is excited about VDFs

# Chia Network Announces 2nd VDF Competition with \$100,000 in Total Prize Money

Matt Howard and Bram Cohen - April 4, 2019





APR 22, 2019

Protocol Labs and Ethereum Foundation Team Up to Research Verifiable Delay Functions



Updated Aug 11, 2019 at 6:57 p.m. PDT

At the cutting edge of blockchain research is a potential \$15 million dollar venture by the Ethereum Foundation centered around a technology called Verifiable Delay Functions (VDFs).





- Transactions are recognized once validated and added to the chain
  - Verifiers validate transactions (and usually receive a reward for doing so)
  - Secure blockchains prevent attackers from taking over a majority of validation

time Challenge 1. Challenges broadcast to the network C1 chain Infused challenge chain Reward 2. Parties see if they have a valid chain block and publish if so









#### VDFs primarily rely on fast extended GCDs

Addition, multiplication, division





# GCD Algorithms

#### Algorithms use GCD-preserving transformations

$$g = gcd(a, b) = gcd(a - b, b)$$

$$a = g * a_g, b = g * b_g$$

$$\Rightarrow a - b = g * (a_g - b_g)$$

$$3 = gcd(33, 9) = gcd(24, 9)$$

### Algorithms use GCD-preserving transformations

$$g = gcd(a, b) = gcd(a - b, b)$$

$$a = g * a_g, b = g * b_g$$

$$\Rightarrow a - b = g * (a_g - b_g)$$

$$3 = gcd(33, 9) = gcd(24, 9)$$

$$gcd(a, b) = gcd(a mod b, b)$$

$$a = g * a_g, b = g * b_g$$

$$\Rightarrow a mod b = a - b * q = g * (a_g - b_g * q)$$

$$3 = gcd(33, 9) = gcd(6, 9)$$

### Algorithms use GCD-preserving transformations

Steins 
$$g = gcd(a, b) = gcd(a - b, b)$$
  
 $a = g * a_g, b = g * b_g$   
 $\Rightarrow a - b = g * (a_g - b_g)$   
 $3 = gcd(33, 9) = gcd(24, 9)$   
Euclid  $gcd(a, b) = gcd(a \ mod \ b, b)$   
 $a = g * a_g, b = g * b_g$   
 $\Rightarrow a \ mod \ b = a - b * q = g * (a_g - b_g * q)$   
 $3 = gcd(33, 9) = gcd(6, 9)$ 

#### GCD algorithms example: G(27,2) = 1

Euclid:  $gcd(a \mod b, b)$ 

| <u>a</u> | b | <u>Operation</u> |  |
|----------|---|------------------|--|
| 27       | 2 | original a, b    |  |
| 2        | 1 | $27 \mod 2 = 1$  |  |
| 1        | 0 | $2 \mod 1 = 0$   |  |

Euclid's converges faster, but Steins uses simpler operations (shifts, adds, comparisons) instead of division

Steins: shift if even or else gcd(a - b, b)

| <u>a</u> | b | Operation     |
|----------|---|---------------|
| 27       | 2 | original a, b |
| 27       | 1 | b / 2         |
| 26       | 1 | subtract      |
| 13       | 1 | a / 2         |
| 12       | 1 | subtract      |
| 6        | 1 | a / 2         |
| 3        | 1 | a / 2         |
| 2        | 1 | subtract      |
| 1        | 1 | a / 2         |
| 1        | 0 | subtract      |

#### Extended GCD

- Computes Bezout coefficients  $b_a$ ,  $b_b$ :  $b_a*a_0+b_b*b_0=\gcd(a_0,b_0)$
- GCD algorithms extended to calculate  $b_a$ ,  $b_b$  by maintaining these relations every cycle where  $gcd(a_0,b_0)=gcd(a,b)$ :

$$u * a_0 + m * b_0 = a$$
  
 $y * a_0 + n * b_0 = b$ 

- At start, u = n = 1 and m = y = 0
- At end,  $gcd(a_0, b_0) = a$ ,  $b_a = u$ ,  $b_b = m$

#### GCD properties in the VDF context

- Bezout coefficients are needed
- Inputs are integers that are
  - Large 1024+ bits
  - Relatively prime GCD is known to be equal to 1
- Performance is primary hardware focus

We aim to find state-of-the-art starting points from existing literature that are well-suited to these properties.

#### VDF inputs are well-suited to Stein's GCD

Subtraction can reduce many bits when inputs are similar in length



# Hardware-friendly GCD algorithms

#### Avoiding carry propagation for large-integer GCD

- Stein's algorithm has many back-to-back additions by design
- Carry-save adders (CSAs) eliminate carry propagation in these adds
  - O(1) delay instead of  $O(number\ of\ bits)$
- Algorithms avoid needing a, b to check a > b by
  - updating  $G(a,b) = G\left(\frac{a+b}{2}, \frac{a-b}{2}\right)$  when a,b odd
  - using approximate value of  $\log_2 a \log_2 b$  to decide which branch to take
- Two-bit PM further reduces 2 bits if possible and avoids swapping a,b

#### Two-bit Plus-Minus (PM) algorithm

| Case Number | Description                                 |
|-------------|---------------------------------------------|
| 1           | a is divisible by 4                         |
| 2           | a is divisible by 2 (and not by 4)          |
| 3           | b is divisible by 4                         |
| 4           | b is divisible by 2 (and not by 4)          |
| 5           | $\delta \geq 0$ and $a+b$ is divisible by 4 |
| 6           | $\delta \geq 0$ and $b-a$ is divisible by 4 |
| 7           | $\delta < 0$ and $a + b$ is divisible by 4  |
| 8           | $\delta < 0$ and $b - a$ is divisible by 4  |

#### Bits reduced per cycle

- Worst case: 1
- Best case:  $2 + \min(\log_2 a, \log_2 b)$
- Reduces more bits than Stein's 80% of the time



#### Two-bit PM critical path



- u, y are in CSA form, so u + y requires 2 CSAs
- B is not in CSA form, so critical path has 4 CSAs

### Our GCD Design









#### Terminate based on approximate binary logs

- We check if  $\alpha \cong \log_2 a$  ,  $\beta \cong \log_2 b$  are 0 instead of a,b to
  - ullet Avoid the carry-propagate add to get a,b from CSA form



- However, this is an approximation and adds 154 cycles
- So, we get a and b occasionally with carry-propagate adds to compute  $\alpha = \log_2 a$  ,  $\beta = \log_2 b$
- This occasional correction reduces the overhead to 43 cycles (3.5%)

Performance impact: Reduce 2 long 1024-bit carry-propagate checks to 2 faster 10-bit carry-propagate checks

#### Reducing cycle count by merging transitions



Two-bit PM Transition Matrix

#### Merging common transitions





0.0

#### Include divide by 8, 16 cases





#### Reducing cycle count summary

| Transition Optimization            | Cycles | Datapath (ns)  | GCD Runtime (us) |
|------------------------------------|--------|----------------|------------------|
| Baseline                           | 0      | 0              | 3.70             |
| Merge 5-2 into 5                   | -236   | +0.6 (1  CSA)  | 3.60             |
| Merge 7-4 into 7                   |        |                |                  |
| Merge 5-2, 5-1 into 5              | -374   | +1.2 (2 CSAs)  | 3.62             |
| Merge 7-4, 7-3 into 7              | 1      |                |                  |
| Merge 5-2, 5-1, 5-1-1, 5-1-2       | -464   | +2.4 (4  CSAs) | 4.17             |
| Merge 7-4, 7-3, 7-3-3, 7-3-4       |        |                |                  |
| Add cases: a, b divisible by 8     | -65    | 0              | 3.52             |
| Add cases: a, b divisible by 16, 8 | -92    | 0              | 3.44             |
| Bolded rows                        | -328   | +0.6 (1  CSA)  | 3.27             |

Performance impact: 11.6% faster runtime by trading a small increase in cycle time for lower cycle counts

#### Reducing cycle count chosen mergings





#### Other optimizations

#### **CSA-related**

- Repeatedly shifting
- Preserving sign
- Reducing number of CSAs
- Slower clock for carry-propagates

#### Control overhead

- Precomputing control signals with high fanout
- Late select

#### **Performance Impact:**

- Number of carry-propagate adds is O(1) instead of O(number of iterations)
- Eliminate buffer delay to drive high fanout signals from critical path

### SKY130 prototype with Efabless



| Technology       | SKY 130nm    |  |
|------------------|--------------|--|
| Library          | High density |  |
| Voltage          | 1.8 V        |  |
| Frequency        | 325.4 MHz    |  |
| Synthesized Area | 5.66 mm^2    |  |
| Chip Area        | 10.28 mm^2   |  |
| Density          | 57%          |  |

#### Critical Path: 3ns = 35 FO4 Inv Delay

| Operation                  | Standard Cell          | Delay (ns) | FO4 Inv Delay |
|----------------------------|------------------------|------------|---------------|
| DFF clk to Q               | $dfrtp\_2$             | 0.54       | 6.28          |
| 4:2 CSAs for $u + y$       | ${ m fa}\_2$           | 0.51       | 5.93          |
|                            | $\mathrm{fa}\_2$       | 0.67       | 7.79          |
| CSA for $(u+y) + 3 * b_m$  | $\mathrm{fa}\_2$       | 0.45       | 5.23          |
|                            | ${ m clkbuf}\_1$       | 0.11       | 1.28          |
| Half adder to correct $+1$ | $\mathrm{and}2\_4$     | 0.13       | 1.51          |
|                            | $nor2\_1$              | 0.09       | 1.05          |
| $4:1  \mathrm{mux}$        | $	ext{mux}2	ext{i}\_1$ | 0.07       | 0.81          |
|                            | $a211oi\_1$            | 0.23       | 2.67          |
| 8:1 mux                    | $\mathrm{nand}2\_1$    | 0.07       | 0.81          |
|                            | ${ m nand} 3\_1$       | 0.07       | 0.81          |
| Library setup time         | $dfrtp\_1$             | 0.07       | 0.81          |
| Total                      | N/A                    | 3          | 35            |



#### Area Breakdown

| Module                                  | Area $(mm^2)$ | % of Area |
|-----------------------------------------|---------------|-----------|
| Initial computation                     | 0.27          | 4.8%      |
| a, b  update  (2-count)                 | 0.31          | 5.5%      |
| Bézout coefficient update (4-count)     | 3.84          | 68%       |
| Control: $\delta, \alpha, \beta$ update | 0.57          | 10%       |
| Final result calculation                | 0.36          | 6.4%      |
| $\operatorname{JTAG}$                   | 0.22          | 3.6%      |
| Miscellaneous                           | 0.10          | 1.7%      |
| Total                                   | 5.66          | 100%      |

#### Speedup achieved over prior work

| Implementation                                              | Technology | Algorithm                                      | VDF Squaring Speedup* | Extended GCD<br>Speedup |
|-------------------------------------------------------------|------------|------------------------------------------------|-----------------------|-------------------------|
| Zhu et al.'s VDF<br>accelerator                             | 28 nm      | Chia's first<br>competition<br>round reference | 10X                   | 14X                     |
| Chia Network's C++ based on competition first round results | 5 nm (M1)  | NUDUPL                                         | 9X                    | 67X                     |

<sup>\*</sup>assuming only GCD is accelerated in hardware

#### We can design efficient GCD accelerators for VDFs

- Verifiable delay functions are an exciting new cryptographic primitive with applications in blockchain
- Extended GCD requires 91% of the total VDF runtime
- Our design speeds up Chia Network's C++ by 9X

VDFs can be sped up by an order of magnitude with our GCD hardware design techniques, laying the groundwork for fast hardware-accelerated VDFs in future blockchain systems.