## The use of MLIR in Magma

Raj Setaluri AHA Affiliates Meeting 4/6/22

## Magma background



## Magma background

```
class Foo(m.Circuit):
    T = m.UInt[8]
    io = m.IO(a=m.In(T), b=m.In(T), y=m.Out(T))
    io.y @= io.a + io.b
class Top(m.Circuit):
    N, T = 2, m.UInt[8]
    io = m.IO(I=m.In(m.Array[N, T]), O=m.Out(T))
    curr = io.I[0]
    for i in range(1, N):
       y = Foo()(curr, io.I[i])
        curr = m.register(y)
    io.0 @= curr
```



#### **Python**

**Dynamically-typed, polymorphic Widely used** 



#### Magma

Magma embedded in Python
Similar syntax, shared lexical state
Static product types
Combinational and sequential logic
Guaranteed to be synthesizable



Python-Magma system
Python metaprograms Magma

## Magma background

- Magma used in academia: Garnet, Amber, Onyx chips
- Magma used in industry
  - Major block in custom accelerator @ Facebook
  - 5mm<sup>2</sup> at 5nm technology (~150M-200M transistors)
- More users, more complex designs -> more demands!



**Amber** 

# Scaling Magma

- Runtime performance
- Debuggability
- Code generation
- CAD flow integration

#### Magma toolchain



## Existing HW toolchains

- FIRRTL (Chisel IR)
  - Lo-FIRRTL, Hi-FIRRTL
- LLHD IR
  - Behavioral IR, Structural IR, Netlist IR
- RTLIL (yosys IR), LNAST, LGraph, ...

#### MLIR toolchain

- Multi-level Intermediate Representation
- Originally Google open source project
  - Intended as machine learning DSL target
- Super flexible IR builder + community of IR's



#### MLIR structure

- Graph of Operations (nodes) and typed Values (edges)
- Dialect: collection of types, operations, passes
- Recursive structure
  - Regions contain Blocks
  - Blocks contain Operations
  - Operations can contain Regions

#### MLIR structure

```
Operation
                                                   Type
                module {
                  func @foo(%a:\i32, %b: i32) -> (i32) {
Value
                   → %0 = arith.addi %a, %b : i32
                    %1 = llvm.add %a, %0 : i32
                    return %0 : i32
                  func @main(%a: i32, %n: index) -> i32 {
                    %c∅ = arith.constant ∅ : index
                    %c1 = arith.constant 1 : index
                    \%0 = scf.for \%i = \%c0 to \%n step \%c1 iter_args(\%0 = \%a) -> (i32) {
                      %1 = call @foo(%0, %0) : (i32, i32) -> (i32)
Region
                      scf.yield %1 : i32
                    return %0 : i32
```

#### MLIR structure

- Inter-operation of specialized dialects + common representation =
  - Reusable common passes, e.g. common subexpression elim.
  - Domain (dialect) specific passes, e.g. loop transformations

# CIRCT community

- Circuit IR Compilers and Tools
- Collection of hardware specific MLIR dialects!
- Strong industry involvement



#### CIRCT community

#### CIRCT example

```
comb dialect:
  combinational
                           hw.module @Foo(%a: i8, %b: i8) -> (y: i8) {
    operations
                             → %0 = comb.add %a, %b : i8
                               hw.output %0 : i8
                           hw.module @Top(%I: !hw.array<2xi8>, %CLK: i1) -> (0: i8) {
                              %1 = hw.constant 0 : i1
    hw dialect:
                              \%0 = hw.array_get \%I[\%1] : !hw.array<2xi8>
    structural/
                              %3 = hw.constant 1 : i1
                               \%2 = hw.array_get \%I[\%3] : !hw.array<2xi8>
    base types
                               \%4 = hw.instance "Foo_inst0" @Foo(a: \%0: i8, b: \%2: i8) -> (y: i8)
                              %6 = sv.reg {name = "Register_inst0"} : !hw.inout<i8>
                               sv.alwaysff(posedge %CLK) {
                                   sv.passign %6, %4 : i8
                              \%7 = hw.constant 0 : i8
                               sv.initial {
  sv dialect:
                                   sv.bpassign %6, %7 : i8
SystemVerilog
                               %5 = sv.read_inout %6 : !hw.inout<i8>
                               hw.output %5 : i8
```

#### Magma-to-MLIR flow



#### Results

#### Runtime performance

- Facebook flows bottlenecked by magma performance
- 10min to generate Verilog, ~split evenly between:
  - Python frontend execution
  - Magma-to-IR generation
  - IR-to-Verilog generation

#### Runtime performance

#### Microbenchmarks



### Runtime performance

#### Microbenchmarks



#### Debuggability

#### Source locations

#### example.mlir

example.sv

#### Debuggability

- Referenceable symbols are first-class citizens
- Upcoming work: Integrate with Keyi's deugging framework

# CAD flow integration

- Verification
  - SV bind flow
  - Assertions, Logging
- Synthesis
  - Single golden RTL for PD and DV using `ifdef

Clock-gated registers: CorelR

```
module Register (
                              input [7:0] I,
                              output [7:0] 0,
                              input CE,
                              input CLK,
                              input ASYNCRESET
 Synthesis can't
infer a clock gate!
                          \rightarrow wire [7:0] I_enable = CE ? I : 0;
                            reg [7:0] data;
                           always @(posedge CLK, posedge ASYNCRESET) begin
                              if (ASYNCRESET) data <= 0;</pre>
                              else data <= I_enable;</pre>
                           end
                           assign 0 = data;
                         endmodule
```

Clock-gated registers: MLIR

```
First-class support for reset, if-stmt
```

```
hw.module @Register(%I: i8, %CE: i1, %CLK: i1, %ASYNCRESET: i1) -> (0: i8) {
    %1 = sv.reg {name = "reg0"} : !hw.inout<i8>
    %2 = hw.constant 0 : i8
    sv.alwaysff(posedge %CLK) {
        sv.if %CE {
            sv.passign %1, %I : i8
        }
    } (asyncreset : posedge %ASYNCRESET) {
        sv.passign %1, %2 : i8
    }
    %0 = sv.read_inout %1 : !hw.inout<i8>
        hw.output %0 : i8
}
```

Clock-gated registers: MLIR

```
module Register(
                         input [7:0] I, input CE, CLK, ASYNCRESET,
                         output [7:0] 0);
                         reg [7:0] reg0;
                         always_ff @(posedge CLK or posedge ASYNCRESET) begin
                           if (ASYNCRESET)
                             reg0 <= 8'h0;
                           else begin
Synthesis infers
                             if (CE)
  clock gate!
                               reg0 <= I;
                           end
                         end
                         assign 0 = reg0;
                       endmodule
```

- SV structs
- Direct support for verbatim SV (escape hatch)
- Code "prettification": e.g. CSE, DCE, canonicalization
  - Can greatly reduce code size

#### Conclusion

- CorelR represents one point in the hardware IR space
  - MLIR allows us to mix multiple levels of representation
- Benefit of large OS community and mature, performant code base

## Try magma!

https://github.com/phanrahan/magma