1 2 3 4 5

|                 | ·                                 |              |  |  |  |
|-----------------|-----------------------------------|--------------|--|--|--|
|                 | Artix_7A50T                       |              |  |  |  |
|                 | Avnet Engineering Services        |              |  |  |  |
| www.Artix50.org |                                   |              |  |  |  |
|                 | Function                          | Sheet Number |  |  |  |
|                 | LEAD SHEET                        | 1            |  |  |  |
| А               | BLOCK DIAGRAM                     | 2            |  |  |  |
|                 | BANK 15 DDR3 Memory               | 3            |  |  |  |
|                 | USB, QSPI, SHA, I2C, EEPROM       | 4            |  |  |  |
|                 | BANK 14 DUAL ETHERNET, UART, GPIO | 5            |  |  |  |
|                 | BANK 0, SMT2 JTAG, BOOT MODE      | 6            |  |  |  |
| l               | BANK 34 SWITCHES, LEDS            | 7            |  |  |  |
| -               | BANK 35 PMOD INTERFACES           | 8            |  |  |  |
|                 | FGPA POWER                        | 9            |  |  |  |
|                 | POWER, RESET                      | 10           |  |  |  |
|                 | BACK PAGE                         | 11           |  |  |  |



## Artix\_7A50T 7 APR 2015

11:50:39 AM

Copyright 2015, Avnet, Inc. All Rights Reserved.

This material may not be reproduced, distributed, republished, displayed, posted, transmitted or copied in any form or by any means without the prior written permission of Avnet, Inc. All Yellor anness are the properties of their respective owners and Avnet, Inc. disclaims any proprietary interest or inginit in trademarks, service marks and trade names other than its own.

Avnet is not responsible for typographical or other errors or omissions or for direct, indicental or consequential damages related to this material or resulting from its use. Avnet makes no warranty or representation respecifing this material, which is provided on an "AS IS" basis, AVNET HEREBY DISCLAIMS ALL WARRANTIES OR LIABILITY OF ANY KIND WITH RESPECT THERETO, INCLUDING, WITHOUT LIMITATION, REPRESENTATIONS REGARDING ACCURACY AND COMPLETENESS, ALL IMPLIED WARRANTIES AND CONDITIONS OF MERCHANTABILITY, SUITABILITY OR FITNESS FOR A PARTICULAR PURPOSE, TITLE AND/OR NON-INFRINGEMENT. This material is not designed, intended or authorized for use in medical, life support, life sustaining or nuclear applications or applications in which the failure of the product could result in personal injury, death or properly damage. Any party using or selling products for use in any such applications do so at their sole risk and agree that Avnet is not liable, in whole or in part, for any claim or damage anising from such use, and agree to fully indemntly, defend and hold harmless Avnet from and against any and all claims, damages, loss, cost, expense or liability arising out of or in connection with the use or performance of products in such applications.

| Æ.         | WNET Avnet E                   | Engineering Services |    |    |      |  |  |
|------------|--------------------------------|----------------------|----|----|------|--|--|
| Title:     | 01 - Avnet Lead Sheet_C.SchDoc |                      |    |    |      |  |  |
| Size:<br>B | Project Name:                  | Artix_7A50T          |    |    | Revi |  |  |
| Date: 4    | /7/2015                        | Sheet 1              | of | 11 |      |  |  |
|            |                                |                      | c  |    |      |  |  |

2 3 4 5

## **Topology**





AVNET Avnet Engineering Services

03 - BANK 15 DDR3 Memory.SchDoc

Artix\_7A50T

1















