1.

a.  $1.5 \text{ GHz} \times .80 \times .85 \times 0.70 \times 10 \text{ cores} \times 32/4 = 57.12 \text{ GFLOPs/s}$ 

b.

## Option 1:

 $1.5 \text{ GHz} \times .80 \times .85 \times .70 \times 10 \text{ cores} \times 32/2 = 114.24 \text{ GFLOPs/s (speedup = })$ 114.24/57.12 = 2

## Option 2:

 $1.5 \text{ GHz} \times .80 \times .85 \times .70 \times 15 \text{ cores} \times 32/4 = 85.68 \text{ GFLOPs/s (speedup = })$ 85.68/57.12 = 1.5)

## Option 3:

 $1.5 \text{ GHz} \times .80 \times .95 \times .70 \times 10 \text{ cores} \times 32/4 = 63.84 \text{ GFLOPs/s (speedup = })$ 63.84/57.12 = 1.11

2.

$$\frac{512bits}{8 \times 8bits} = 8elements$$

$$rac{512bits}{8 imes8bits} = 8 ext{elements} \ \left\lceil rac{524}{8} 
ight
ceil imes 4 = 264cycles$$

3.

Α

В

Α

4.

а

C0.0: (S,AC20,0020) return 0020

b

```
C0.0: (M,AC20,0080)
C3.0: (I,AC20,0020)
c.
C3.0: (M,AC20,0080)
d
C1.2: (S,AC10,0010) returns 0010
е
C0.1: (M,AC08,0048)
C3.1: (I,AC08,0008)
f
C0.2: (M,AC30,0078)
M: 110<- 0030 (write back)
5.
а
6个chimes
Vmul V*re, Va_re, Vb_re
Vld Va_im
Vld Vb_im
Vmul V*im, Va_im, Vb_im
Vsub Vc_re, Vre, Vim
```

Vmul V\*re\_im, Va\_re, Vb\_im

Vst Vc\_re

```
Vld Va_re, next loop
```

Vmul V\*im\_re, Va\_im, Vb\_re

Vld Vb\_re, next loop

Vadd Vc\_im, Vre\_im, Vim\_re

Vst Vc\_im

b

if 3 pipelined memory unit, still 6 chimes

Vld Va\_re

Vld Vb\_re

Vmul V\*re, Va\_re, Vb\_re

Vld Va\_im

Vld Vb\_im

Vmul V\*im, Va\_im, Vb\_im

Vsub Vc\_re, Vre, Vim

Vst Vc\_re

Vmul V\*re\_im, Va\_re, Vb\_im

Vmul V\*im\_re, Va\_im, Vb\_re

Vadd Vc\_re, Vre, Vim

So no improvement

$$(2*(15+8+64) + (15+5+64))/64 =$$

Or

- 1. vmul
- 2. vmul
- 3. vsub vst
- 4. vmul
- 5. vmul vld
- 6. addvv.s vst vld vld vld

vld vld vld mul: 64 + 15 + 8

vld mul add: 64 + 15+ 8 + 5

vsd mul: 64 + 15+ 8

mul add vsd: 64 + 15 + 8 + 5