











**OPA2211-EP** 

ZHCSED2-NOVEMBER 2015

# **OPA2211-EP 1.1nV/√Hz** 噪声、低功耗精密运算放大器

## 特性

- 低电压噪声: 1kHz 时为 1.1nV/√Hz
- 输入电压噪声: 80 nV<sub>PP</sub> (0.1Hz 至 10Hz)
- 总谐波失真+噪声 (THD+N): -136dB (G = 1, f = 1kHz)
- 偏移电压: 180µV (最大值)
- 偏移电压漂移: 0.35µV/°C(典型值)
- 低电源电流: 3.6mA/通道(典型值)
- 单位增益稳定
- 增益带宽产品: 80MHz (G= 100) 45MHz (G= 1)
- 转换速率: 27V/us
- 16 位稳定时间: 700ns
- 宽电源范围: ±2.25V 至 ±18V、+4.5V 至 +36V
- 轨到轨输出
- 输出电流: 30mA
- 支持国防、航天和医疗应用
  - 受控基线
  - 同一组装和测试场所
  - 同一制造场所
  - 支持军用温度范围 (-55°C 至 125°C) <sup>(1)</sup>
  - 延长的产品生命周期
  - 延长产品的变更通知周期
  - 产品可追溯性

## 2 应用范围

- 锁相环 (PLL) 环路滤波器
- 低噪声、低功耗信号处理
- 16 位模数转换器 (ADC) 驱动器
- 数模转换器 (DAC) 输出放大器
- 有源滤波器
- 低噪声仪表放大器
- 超声波放大器
- 专业音频前置放大器
- 低噪声频率合成器
- 红外检测器放大器
- 水下听音器放大器
- 地震检波器放大器
- 医疗
- (1) 可提供额外温度范围--请与厂家联系

## 3 说明

OPA2211-EP 系列精密运算放大器通过仅 3.6mA 的电 源电流即可实现 1.1nV/vHz 极低噪声密度。 该系列器 件同时提供轨到轨输出摆幅,最大限度地扩大了动态范

凭借极低电压和低电流噪声、高速以及宽输出摆幅等特 性, OPA2211-EP 系列器件可作为性能优异的环路滤 波器放大器而广泛应用于各类 PLL 应用。

在精密数据采集应用中, OPA2211-EP 系列运算放大 器可在 10V 输出摆幅下为 16 位数据精度提供 700ns 的稳定时间。 该交流性能与仅为 125µV 的偏移电压以 及 0.35μV/°C 的温度漂移相结合, 使 OPA2211-EP 成 为驱动高精度 16 位模数转换器 (ADC) 或缓冲高分辨 率数模转换器 (DAC) 输出的理想选择。

OPA2211-EP 可在 ±2.25V 至 ±18V 的双电源宽电压范 围或 4.5V 至 36V 的单电源宽电压范围内额定运行。

OPA2211-EP 采用小型双边扁平无引线 (DFN)-8 (3mm × 3mm) 封装。 此类运算放大器的额定工作结温 范围 T<sub>J</sub> = -55°C 至 125°C。

## 器件信息<sup>(1)</sup>

| 器件型号       | 封装       | 封装尺寸 (标称值)      |
|------------|----------|-----------------|
| OPA2211-EP | WSON (8) | 3.00mm × 3.00mm |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。

#### 电压噪声密度与频率间的关系





# 目录

| 1 | 特性1                                                               |    | 7.4 Device Functional Modes    | 16               |
|---|-------------------------------------------------------------------|----|--------------------------------|------------------|
| 2 | 应用范围 1                                                            | 8  | Application and Implementation | 17               |
| 3 | 说明1                                                               |    | 8.1 Application Information    | 17               |
| 4 | 修订历史记录 2                                                          |    | 8.2 Typical Application        | 19               |
| 5 | Pin Configuration and Functions3                                  | 9  | Power Supply Recommendations   | 22               |
| 6 | Specifications4                                                   |    | 9.1 Operating Voltage          | 22               |
| • | 6.1 Absolute Maximum Ratings                                      | 10 | Layout                         | 22               |
|   | 6.2 ESD Ratings                                                   |    | 10.1 Layout Guidelines         | 22               |
|   | 6.3 Recommended Operating Conditions                              |    | 10.2 Layout Example            | 23               |
|   | 6.4 Thermal Information                                           |    | 10.3 Thermal Considerations    | 23               |
|   | 6.5 Electrical Characteristics: V <sub>S</sub> = ±2.25 to ±18 V 5 | 11 | 器件和文档支持                        | <mark>2</mark> 4 |
|   | 6.6 Typical Characteristics                                       |    | 11.1 社区资源                      |                  |
| 7 | Detailed Description 14                                           |    | 11.2 商标                        | 24               |
|   | 7.1 Overview                                                      |    | 11.3 静电放电警告                    | 24               |
|   | 7.2 Functional Block Diagram 14                                   |    | 11.4 Glossary                  |                  |
|   | 7.3 Feature Description                                           | 12 | 机械、封装和可订购信息                    | 24               |
|   |                                                                   |    |                                |                  |

# 4 修订历史记录

| 日期          | 修订版本 | 注释    |
|-------------|------|-------|
| 2015 年 11 月 | *    | 最初发布。 |



## 5 Pin Configuration and Functions



(1) Exposed thermal die pad on underside; connect thermal die pad to V-. Soldering the thermal pad improves heat dissipation and provides specified performance

## **Pin Functions**

| PIN   |     | I/O | DESCRIPTION                      |  |  |  |
|-------|-----|-----|----------------------------------|--|--|--|
| NAME  | NO. | 1/0 | DESCRIPTION                      |  |  |  |
| +IN A | 3   | 1   | Noninverting input for channel A |  |  |  |
| -IN A | 2   | 1   | Inverting input for channel A    |  |  |  |
| +IN B | 5   | 1   | Noninverting input for channel B |  |  |  |
| –IN B | 6   | 1   | Inverting input for channel B    |  |  |  |
| OUT A | 1   | 0   | Output terminal for channel A    |  |  |  |
| OUT B | 7   | 0   | Output terminal for channel B    |  |  |  |
| V+    | 8   | _   | Positive supply voltage          |  |  |  |
| V-    | 4   | _   | Negative supply voltage          |  |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                      |                           | MIN        | MAX        | UNIT |
|--------------------------------------|---------------------------|------------|------------|------|
| Supply voltage                       | $V_{S} = (V+) - (V-)$     |            | 40         | V    |
| Input voltage                        |                           | (V−) − 0.5 | (V+) + 0.5 | V    |
| Input current (any pin               | except power-supply pins) | -10        | 10         | mA   |
| Output short-circuit (2)             |                           | Cont       | tinuous    |      |
| Junction temperature, T <sub>J</sub> |                           |            | 150        | °C   |
| Storage temperature,                 | T <sub>stg</sub>          | -65        | 150        | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

2) Short-circuit to V<sub>S</sub> / 2 (ground in symmetrical dual supply setups), one amplifier per package.

## 6.2 ESD Ratings

|                    |               |                                                                     | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±3000 | .,   |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                       | MIN         | NOM MAX  | UNIT |
|---------------------------------------|-------------|----------|------|
| Supply voltage (V+ – V–)              | 4.5 (±2.25) | 36 (±18) | V    |
| Operating temperature, T <sub>J</sub> | <b>-</b> 55 | 125      | °C   |

## 6.4 Thermal Information

|                      |                                              | OPA2211-EP |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DRG (WSON) | UNIT |
|                      |                                              | 8 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 47.3       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 51.8       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 21.8       | °C/W |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 0.7        | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 21.9       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 4.2        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.5 Electrical Characteristics: $V_S = \pm 2.25$ to $\pm 18$ V

at  $T_J = 25^{\circ}C$ ,  $R_L = 10 \text{ k}\Omega$  connected to midsupply,  $V_{CM} = V_{OUT} = \text{midsupply}$ , unless otherwise noted.

| PARAMETER                         |                      | TEST CONDITIONS                                                                                                                               | MIN        | TYP           | MAX        | UNIT               |
|-----------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|------------|--------------------|
| OFFSET VOLTAGE                    |                      |                                                                                                                                               |            |               |            |                    |
| Input offset voltage              | Vos                  | V <sub>S</sub> = ±15 V                                                                                                                        |            | ±50           | ±175       | μV                 |
| Over temperature                  |                      | $T_J = -55^{\circ}C \text{ to } 125^{\circ}C$                                                                                                 |            |               | ±350       | μV                 |
| Drift                             | dV <sub>OS</sub> /dT | $T_J = -55^{\circ}\text{C to } 125^{\circ}\text{C}$                                                                                           |            | 0.35          |            | μV/°C              |
| vs power supply                   | PSRR                 | $V_S = \pm 2.25 \text{ V to } \pm 18 \text{ V}$                                                                                               |            | 0.1           | 1          | μV/V               |
| Over temperature                  |                      |                                                                                                                                               |            |               | 3          | μV/V               |
| INPUT BIAS CURRENT                |                      |                                                                                                                                               |            |               | *          |                    |
| Input bias current                | I <sub>B</sub>       | V <sub>CM</sub> = 0 V, T <sub>J</sub> = -55°C to 125°C                                                                                        |            | ±50           | ±350       | nA                 |
| Offset current                    | Ios                  | $V_{CM} = 0 \text{ V}, T_{J} = -55^{\circ}\text{C to } 125^{\circ}\text{C}$                                                                   |            | ±20           | ±200       | nA                 |
| NOISE                             | •                    |                                                                                                                                               |            |               | "          |                    |
| Input voltage noise               | e <sub>n</sub>       | f = 0.1 Hz to 10 Hz                                                                                                                           |            | 80            |            | $nV_{PP}$          |
|                                   | *                    | f = 10 Hz                                                                                                                                     |            | 2             |            | nV/√ <del>Hz</del> |
| Input voltage noise density       |                      | f = 100 Hz                                                                                                                                    |            | 1.4           |            | nV/√ <del>Hz</del> |
|                                   |                      | f = 1  kHz                                                                                                                                    |            | 1.1           |            | nV/√ <del>Hz</del> |
|                                   |                      | f = 10 Hz                                                                                                                                     |            | 3.2           |            | pA/√ <del>Hz</del> |
| Input current noise density       | In                   | f = 1  kHz                                                                                                                                    |            | 1.7           |            | pA/√Hz             |
| INPUT VOLTAGE RANGE               |                      |                                                                                                                                               |            |               |            |                    |
|                                   |                      | V <sub>S</sub> ≥ ±5 V                                                                                                                         | (V-) + 1.8 |               | (V+) - 1.4 | V                  |
| Common-mode voltage range         | V <sub>CM</sub>      | V <sub>S</sub> < ±5 V                                                                                                                         | (V–) + 2   |               | (V+) - 1.4 | V                  |
|                                   | CMRR                 | $V_S \ge \pm 5V$ , $(V-) + 2V \le V_{CM} \le (V+) - 2V$ , $T_J = -55^{\circ}C$ to $125^{\circ}C$                                              | 114        | 120           | ,          | dB                 |
| Common-mode rejection ratio       |                      | $V_S < \pm 5V$ , $(V-) + 2V \le V_{CM} \le (V+) - 2V$ , $T_J = -55^{\circ}C$ to $125^{\circ}C$                                                | 106        | 120           |            | dB                 |
| INPUT IMPEDANCE                   |                      |                                                                                                                                               |            |               |            |                    |
| Differential                      |                      |                                                                                                                                               |            | 20k    8      |            | Ω    pF            |
| Common-mode                       |                      |                                                                                                                                               |            | 109    2      |            | Ω    pF            |
| OPEN-LOOP GAIN                    |                      |                                                                                                                                               |            |               |            |                    |
|                                   |                      | $(V-) + 0.2 V \le V_0 \le (V+) - 0.2V$ ,<br>$R_L = 10 k\Omega$ , $T_J = -55^{\circ}C$ to $125^{\circ}C$                                       | 114        | 130           |            | dB                 |
| Open-loop voltage gain            | A <sub>OL</sub>      | $(V-) + 0.6 \text{ V} \le V_{O} \le (V+) - 0.6 \text{ V},$<br>$R_{L} = 600 \Omega$                                                            | 110        | 114           |            | dB                 |
| Over temperature                  | A <sub>OL</sub>      | $(V-) + 0.6 \text{ V} \le V_O \le (V+) - 0.6 \text{V},$<br>$I_O \le 15 \text{ mA}, T_J = -55^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 100        |               |            | dB                 |
| FREQUENCY RESPONSE                |                      |                                                                                                                                               |            |               |            |                    |
| Gain-bandwidth product            | GBW                  | G = 100                                                                                                                                       |            | 80            |            | MHz                |
| Gairi-baridwidtii product         | GBW                  | G = 1                                                                                                                                         |            | 45            |            | MHz                |
| Slew rate                         | SR                   |                                                                                                                                               |            | 27            |            | V/µs               |
| Settling time, 0.01%              | t <sub>S</sub>       | $V_S = \pm 15 \text{ V}, G = -1, 10\text{-V step}, C_L = 100 pF$                                                                              |            | 400           |            | ns                 |
| 0.0015% (16-bit)                  |                      | $V_S = \pm 15 \text{ V}, G = -1, 10\text{-V step}, C_L = 100 pF$                                                                              |            | 700           |            | ns                 |
| Overload recovery time            |                      | G = -10                                                                                                                                       |            | 500           |            | ns                 |
| Total harmonic distortion + noise | THD+N                | G = +1, f = 1kHz,<br>V <sub>O</sub> = 3V <sub>RMS</sub> , R <sub>L</sub> = 600 Ω                                                              |            | 0.000015<br>% |            |                    |
|                                   |                      |                                                                                                                                               |            | -136          |            | dB                 |

# Electrical Characteristics: $V_S = \pm 2.25$ to $\pm 18$ V (continued)

at  $T_J = 25$ °C,  $R_L = 10 \text{ k}\Omega$  connected to midsupply,  $V_{CM} = V_{OUT} = \text{midsupply}$ , unless otherwise noted.

| PARAMETER                                             |                   | TEST CONDITIONS                                                                                      | MIN                         | TYP     | MAX          | UNIT |
|-------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------|-----------------------------|---------|--------------|------|
| OUTPUT                                                |                   |                                                                                                      |                             |         |              |      |
| Voltage output                                        | V <sub>OUT</sub>  | $R_L = 10 \text{ k}\Omega, A_{OL} \ge 114 \text{ dB}, T_J = -55^{\circ}\text{C} \text{ to}$<br>125°C | (V-) + 0.2                  |         | (V+) - 0.2   | V    |
|                                                       |                   | R <sub>L</sub> = 600 Ω, A <sub>OL</sub> ≥ 110 dB                                                     | (V-) + 0.6                  |         | (V+) - 0.6   | V    |
|                                                       |                   | $I_O < 15$ mA, $A_{OL} \ge 100$ dB, $T_J = -55^{\circ}C$ to $125^{\circ}C$                           | (V-) + 0.6                  |         | (V+) - 0.6   | V    |
| Short-circuit current                                 | I <sub>SC</sub>   |                                                                                                      |                             | +30/-45 |              | mA   |
| Capacitive load drive                                 | C <sub>LOAD</sub> |                                                                                                      | See Typical Characteristics |         | racteristics | pF   |
| Open-loop output impedance                            | Zo                | f = 1MHz                                                                                             |                             | 5       |              | Ω    |
| POWER SUPPLY                                          | ·                 |                                                                                                      |                             |         | ·            |      |
| Specified voltage                                     | Vs                |                                                                                                      | ±2.25                       |         | ±18          | V    |
| Quiescent current (per channel)                       | IQ                | I <sub>OUT</sub> = 0 A                                                                               |                             | 3.6     | 4.5          | mA   |
| Over temperature $T_J = -55^{\circ}\text{C}$ to 125°C |                   | $T_J = -55$ °C to 125°C                                                                              |                             |         | 6            | mA   |
| TEMPERATURE RANGE                                     |                   |                                                                                                      |                             |         |              |      |
| Operating range                                       |                   | T <sub>J</sub>                                                                                       | -55                         |         | 125          | °C   |



## 6.6 Typical Characteristics

At  $T_J$  = 25°C,  $V_S$  = ±18 V, and  $R_L$  = 10 k $\Omega$ , unless otherwise noted.



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

At  $T_J$  = 25°C,  $V_S$  = ±18 V, and  $R_L$  = 10 k $\Omega$ , unless otherwise noted.





Figure 7. Open-Loop Output Impedance vs Frequency

Figure 8. Gain and Phase vs Frequency





Figure 9. Normalized Open-Loop Gain vs Temperature

Figure 10. Offset Voltage Production Distribution





Figure 11. Offset Voltage Drift Production Distribution

Figure 12.  $I_{\mbox{\footnotesize{B}}}$  and  $I_{\mbox{\footnotesize{OS}}}$  Current vs Temperature



## **Typical Characteristics (continued)**





## TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

At  $T_J$  = 25°C,  $V_S$  = ±18 V, and  $R_L$  = 10 k $\Omega$ , unless otherwise noted.





Figure 19. Quiescent Current vs Temperature

Figure 20. Quiescent Current vs Supply Voltage





Figure 21. Normalized Quiescent Current vs Time

Figure 22. Short-Circuit Current vs Temperature





Figure 23. Small-Signal Step Response (100 mV)

Figure 24. Small-Signal Step Response (100 mV)



www.ti.com.cn ZHCSED2 –NOVEMBER 2015

## **Typical Characteristics (continued)**





 $(10 V_{PP}, C_L = 100 pF)$ 

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**







Figure 31. Large-Signal Positive Settling Time (10  $V_{PP}$ ,  $C_L$  = 10 pF)

Figure 32. Large-Signal Negative Settling Time (10  $V_{PP}$ ,  $C_L = 100 \text{ pF}$ )





Figure 33. Large-Signal Negative Settling Time (10  $V_{PP}$ ,  $C_L = 10 pF$ )

Figure 34. Negative Overload Recovery





Figure 35. Positive Overload Recovery



www.ti.com.cn ZHCSED2 – NOVEMBER 2015

## **Typical Characteristics (continued)**

At  $T_J = 25$  °C,  $V_S = \pm 18$  V, and  $R_L = 10$  k $\Omega$ , unless otherwise noted.





## 7 Detailed Description

#### 7.1 Overview

The OPA2211-EP is a unity-gain stable, precision operational amplifier with very low noise. Applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1-µF capacitors are adequate. *Functional Block Diagram* shows a simplified schematic of the OPA2211-EP. This die uses a SiGe bipolar process and contains 180 transistors.

## 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Input Protection

The input terminals of the OPA2211-EPFigure 38 are protected from excessive differential voltage with back-to-back diodes, as shown in . In most circuit applications, the input protection circuitry has no consequence. However, in low-gain or G = 1 circuits, fast ramping input signals can forward bias these diodes because the output of the amplifier cannot respond rapidly enough to the input ramp. This effect is illustrated in Figure 29 in the *Typical Characteristics*. If the input signal is fast enough to create this forward bias condition, the input signal current must be limited to 10 mA or less. If the input signal current is not inherently limited, an input series resistor can be used to limit the signal input current. This input series resistor degrades the low-noise performance of the OPA2211-EP, and is discussed in *Noise Performance*. Figure 38 shows an example implementing a current-limiting feedback resistor.

ZHCSED2 - NOVEMBER 2015 www.ti.com.cn

### Feature Description (continued)



Figure 38. Pulsed Operation

#### 7.3.2 Noise Performance

Figure 39 shows total circuit noise for varying source impedances with the operational amplifier in a unity-gain configuration (no feedback resistor network, and therefore no additional noise contributions). Two different operational amplifiers are shown with total circuit noise calculated. The OPA2211-EP has very low voltage noise, making it ideal for low source impedances ( $<2 \text{ k}\Omega$ ). A similar precision operational amplifier, the OPA227, has somewhat higher voltage noise but lower current noise. It provides excellent noise performance at moderate source impedance (10 k $\Omega$  to 100 k $\Omega$ ). Above 100 k $\Omega$ , a FET-input operational amplifier such as the OPA132 (very-low current noise) may provide improved performance. The equation in Figure 39 is shown for the calculation of the total circuit noise. Note that  $e_n$  = voltage noise,  $I_n$  = current noise,  $R_S$  = source impedance, k = Boltzmann's constant =  $1.38 \times 10^{-23}$  J/K, and T is temperature in K.



Figure 39. Noise Performance of the OPA2211-EP and OPA227 in Unity-Gain Buffer Configuration

## 7.3.3 Basic Noise Calculations

Design of low-noise operational amplifier circuits requires careful consideration of a variety of possible noise contributors: noise from the signal source, noise generated in the operational amplifier, and noise from the feedback network resistors. The total noise of the circuit is the root-sum-square combination of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. This function is plotted in Figure 39. The source impedance is usually fixed; consequently, select the operational amplifier and the feedback resistors to minimize the respective contributions to the total noise.

### **Feature Description (continued)**

Figure 39 depicts total noise for varying source impedances with the operational amplifier in a unity-gain configuration (no feedback resistor network, and therefore no additional noise contributions). The operational amplifier itself contributes both a voltage noise component and a current noise component. The voltage noise is commonly modeled as a time-varying component of the offset voltage. The current noise is modeled as the time-varying component of the input bias current and reacts with the source resistance to create a voltage component of noise. Therefore, the lowest noise operational amplifier for a given application depends on the source impedance. For low source impedance, current noise is negligible and voltage noise generally dominates. For high source impedance, current noise may dominate.

Figure 41 shows both inverting and noninverting operational amplifier circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. The current noise of the operational amplifier reacts with the feedback resistors to create additional noise components. The feedback resistor values can generally be chosen to make these noise sources negligible. The equations for total noise are shown for both configurations.

#### 7.3.4 Total Harmonic Distortion Measurements

OPA2211-EP series operational amplifiers have excellent distortion characteristics. THD + Noise is below 0.0002% (G = +1,  $V_{OUT}$  = 3  $V_{RMS}$ ) throughout the audio frequency range, 20 Hz to 20 kHz, with a 600- $\Omega$  load.

The distortion produced by OPA2211-EP series operational amplifiers is below the measurement limit of many commercially available distortion analyzers. However, a special test circuit illustrated in Figure 42 can be used to extend the measurement capabilities.

Operational amplifier distortion can be considered an internal error source that can be referred to the input. Figure 42 shows a circuit that causes the operational amplifier distortion to be 101 times greater than that normally produced by the operational amplifier. The addition of  $R_3$  to the otherwise standard noninverting amplifier configuration alters the feedback factor or noise gain of the circuit. The closed-loop gain is unchanged, but the feedback available for error correction is reduced by a factor of 101, thus extending the resolution by 101. Note that the input signal and load applied to the operational amplifier are the same as with conventional feedback without  $R_3$ . The value of  $R_3$  should be kept small to minimize its effect on the distortion measurements.

Validity of this technique can be verified by duplicating measurements at high gain and/or high frequency where the distortion is within the measurement capability of the test equipment. Measurements for this data sheet were made with an Audio Precision System Two distortion/noise analyzer, which greatly simplifies such repetitive measurements. The measurement technique can, however, be performed with manual distortion measurement instruments.

## 7.4 Device Functional Modes

The OPAx211 has a single functional mode and is operational when the power-supply voltage is greater than 4.5 V (±2.25 V). The maximum power supply voltage for the OPAx211 is 36 V (±18 V).

## Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

#### 8.1.1 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

It is helpful to have a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event. Figure 40 illustrates the ESD circuits contained in the OPA2211-EP (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where they meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, highcurrent pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more of the amplifier device pins, current flows through one or more of the steering diodes. Depending on the path that the current takes, the absorption device may activate. The absorption device has a trigger, or threshold voltage, that is above the normal operating voltage of the OPA2211-EP but below the device breakdown voltage level. Once this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.

When the operational amplifier connects into a circuit such as that illustrated in Figure 40, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through steering diode paths and rarely involves the absorption device.



## **Application Information (continued)**



(1)  $V_{IN} = +V_S + 500 \text{ mV}$ 

Figure 40. Equivalent Internal ESD Circuitry and its Relation to a Typical Circuit Application

Figure 40 depicts a specific example where the input voltage,  $V_{IN}$ , exceeds the positive supply voltage (+V<sub>S</sub>) by 500mV or more. Much of what happens in the circuit depends on the supply characteristics. If +V<sub>S</sub> can sink the current, one of the upper input steering diodes conducts and directs current to +V<sub>S</sub>. Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the data sheet specifications recommend that applications limit the input current to 10mA.

If the supply is not capable of sinking the current,  $V_{IN}$  may begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings. In extreme but rare cases, the absorption device triggers on while  $+V_S$  and  $-V_S$  are applied. If this event happens, a direct current path is established between the  $+V_S$  and  $-V_S$  supplies. The power dissipation of the absorption device is quickly exceeded, and the extreme internal heating destroys the operational amplifier.

Another common question involves what happens to the amplifier if an input signal is applied to the input while the power supplies  $+V_S$  and/or  $-V_S$  are at 0 V. Again, it depends on the supply characteristic while at 0V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the operational amplifier supply current may be supplied by the input source via the current steering diodes. This state is not a normal bias condition; the amplifier most likely will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

## 8.2 Typical Application

## Noise in Noninverting Gain Configuration



Noise at the output:

$$\begin{split} &{E_{O}}^{2} = \left(1 + \frac{{R_{2}}}{{R_{1}}}\right)^{2} \, {e_{n}}^{2} + {e_{1}}^{2} + {e_{2}}^{2} + {(i_{n}R_{2})}^{2} + {e_{S}}^{2} + {(i_{n}R_{S})}^{2} \left(1 + \frac{{R_{2}}}{{R_{1}}}\right)^{2} \end{split}$$
 Where  ${e_{S}} = \sqrt{4kTR_{S}} \times \left(1 + \frac{{R_{2}}}{{R_{1}}}\right) = \text{thermal noise of } R_{S}$ 

$$e_1 = \sqrt{4kTR_1} \times \left(\frac{R_2}{R_1}\right) = \text{thermal noise of } R_1$$

 $e_2 = \sqrt{4kTR_2}$  = thermal noise of  $R_2$ 

#### Noise in Inverting Gain Configuration



Noise at the output:

$$\mathsf{E_{O}}^2 = \left[1 + \frac{\mathsf{R_2}}{\mathsf{R_1} + \mathsf{R_S}}\right]^2 \; \mathsf{e_n}^2 + \mathsf{e_1}^2 + \mathsf{e_2}^2 + (\mathsf{i_n} \mathsf{R_2})^2 + \mathsf{e_S}^2$$

Where 
$$e_S = \sqrt{4kTR_S} \times \left(\frac{R_2}{R_1 + R_S}\right)$$
 = thermal noise of  $R_S$ 

$$e_1 = \sqrt{4kTR_1} \times \left(\frac{R_2}{R_1 + R_S}\right)$$
 = thermal noise of  $R_1$ 

 $e_2 = \sqrt{4kTR_2}$  = thermal noise of  $R_2$ 

For the OPA211 series op amps at 1kHz,  $e_n = 1.1 \text{nV}/\sqrt{\text{Hz}}$  and  $i_n = 1.7 \text{pA}/\sqrt{\text{Hz}}$ .

Figure 41. Noise Calculation in Gain Configurations



| SIG.<br>GAIN | DIST.<br>GAIN | R <sub>1</sub> | R <sub>2</sub> | R <sub>3</sub> |
|--------------|---------------|----------------|----------------|----------------|
| 1            | 101           | 8              | 1kΩ            | 10Ω            |
| 11           | 101           | 100Ω           | 1kΩ            | 11Ω            |

(1) For measurement bandwidth, see Figure 43, Figure 44, and Figure 45.

Figure 42. Distortion Test Circuit



## **Typical Application (continued)**

### 8.2.1 Design Requirements

The design requirements for Signal Gain = 11 are:

Signal Gain = 
$$1 + \frac{R_2}{R_1}$$

where

Supply voltage: 30 V (±15 V)

•  $R_1 = 100 \Omega$ 

•  $R_2 = 1 k\Omega$ 

• 
$$R_3 = 11 \Omega$$
 (1)

## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Total Harmonic Distortion Measurements

OPA2211-EP series operational amplifiers have excellent distortion characteristics. THD + Noise is below 0.0002% (G = +1, VOUT = 3VRMS) throughout the audio frequency range, 20 Hz to 20 kHz, with a 600- $\Omega$  load. The distortion produced by OPA2211-EP series operational amplifiers is below the measurement limit of many commercially available distortion analyzers. However, a special test circuit illustrated in Figure 47 can be used to extend the measurement capabilities.

Operational amplifier distortion can be considered an internal error source that can be referred to the input. Figure 47 shows a circuit that causes the operational amplifier distortion to be 101 times greater than that normally produced by the operational amplifier. The addition of R3 to the otherwise standard noninverting amplifier configuration alters the feedback factor or noise gain of the circuit. The closed-loop gain is unchanged, but the feedback available for error correction is reduced by a factor of 101, thus extending the resolution by 101. Note that the input signal and load applied to the operational amplifier are the same as with conventional feedback without R3. The value of R3 should be kept small to minimize its effect on the distortion measurements.

Validity of this technique can be verified by duplicating measurements at high gain and/or high frequency where the distortion is within the measurement capability of the test equipment. Measurements for this data sheet were made with an Audio Precision System Two distortion/noise analyzer, which greatly simplifies such repetitive measurements. The measurement technique can, however, be performed with manual distortion measurement instruments.

## 8.2.3 Application Curves



www.ti.com.cn ZHCSED2 – NOVEMBER 2015

## **Typical Application (continued)**



9 Power Supply Recommendations

## 9.1 Operating Voltage

OPA2211-EP series operational amplifiers operate from ±2.25-V to ±18-V supplies while maintaining excellent performance. The OPA2211-EP series can operate with as little as +4.5 V between the supplies and with up to +36 V between the supplies. However, some applications do not require equal positive and negative output voltage swing. With the OPA2211-EP series, power-supply voltages do not need to be equal. For example, the positive supply could be set to +25 V with the negative supply at -5 V or vice-versa.

The common-mode voltage must be maintained within the specified range. In addition, key parameters are assured over the specified temperature range,  $T_A = -55$ °C to 125°C. Parameters that vary significantly with operating voltage or temperature are shown in *Typical Characteristics*.

## 10 Layout

### 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and op amp itself.
  Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to
  the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for single supply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital
  and analog grounds paying attention to the flow of the ground current. For more detailed information refer to
  Circuit Board Layout Techniques, SLOA089.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As shown in Figure 46, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, TI recommends baking the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

## 10.2 Layout Example





Figure 46. Operational Amplifier Board Layout for Noninverting Configuration

## 10.3 Thermal Considerations

The primary issue with all semiconductor devices is junction temperature  $(T_J)$ . The most obvious consideration is assuring that  $T_J$  never exceeds the absolute maximum rating specified for the device. However, addressing device thermal dissipation has benefits beyond protecting the device from damage. Even modest increases in junction temperature can decrease operational amplifier performance, and temperature-related errors can accumulate. Understanding the power generated by the device within the specific application and assessing the thermal effects on the error tolerance lead to a better understanding of system performance and thermal dissipation needs.

# TEXAS INSTRUMENTS

www.ti.com.cn

## 11 器件和文档支持

## 11.1 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.2 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.3 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。 这些信息是针对指定器件可提供的最新数据。 这些数据会在无通知且不对本文档进行修订的情况下发生改变。 欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 |              | 应用                       |
|---------------|------------------------------------|--------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|               |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2015, 德州仪器半导体技术(上海)有限公司



## PACKAGE OPTION ADDENDUM

6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| OPA2211MDRGTEP   | ACTIVE | SON          | DRG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -55 to 125   | OCQM                 | Samples |
| V62/15606-01XE   | ACTIVE | SON          | DRG                | 8    | 250            | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-2-260C-1 YEAR | -55 to 125   | OCQM                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





6-Feb-2020

# DRG (S-PWSON-N8)

## PLASTIC SMALL OUTLINE NO-LEAD



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
  - B. This drawing is subject to change without notice.
  - C. SON (Small Outline No-Lead) package configuration.
  - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.
  - E. JEDEC MO-229 package registration pending.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2020 德州仪器半导体技术(上海)有限公司