

- Core: PrRd<sub>i</sub> and PrWr<sub>i</sub>, being I the core number doing the action
- Snoopy: BusRd<sub>j</sub>, BusRdX<sub>j</sub> BusUpgr<sub>j</sub> and Flush<sub>j</sub>, being j the snoopy/cache number doing the action
- **Hub/directoty:** RdReq<sub>i $\rightarrow$ j</sub>, WrReq<sub>i $\rightarrow$ j</sub>, UpgrReq<sub>i $\rightarrow$ j</sub>, Dreply<sub>i $\rightarrow$ j</sub>, Fetch<sub>i $\rightarrow$ j</sub>, Invalidate<sub>i $\rightarrow$ j</sub>, Ack<sub>i $\rightarrow$ j</sub> and WriteBack<sub>i $\rightarrow$ i</sub>, from NUMAnode i to NUMAnode j

### Line state in cache

- M (Modified), S (Shared), I (Invalid)
   Line state in main memory
- M (Modified), S (Shared), U (Uncached)

- (a) Amount of bits taken by:
- Snoopy: to keep coherence between caches in a NUMA node
- The Directory: to keep coherence between NUMA nodes.



- Core: PrRd<sub>i</sub> and PrWr<sub>i</sub>, being I the core number doing the action
- Snoopy: BusRd<sub>j</sub>, BusRdX<sub>j</sub> BusUpgr<sub>j</sub> and Flush<sub>j</sub>, being j the snoopy/cache number doing the action
- **Hub/directoty:** RdReq<sub>i $\rightarrow$ j</sub>, WrReq<sub>i $\rightarrow$ j</sub>, UpgrReq<sub>i $\rightarrow$ j</sub>, Dreply<sub>i $\rightarrow$ j</sub>, Fetch<sub>i $\rightarrow$ j</sub>, Invalidate<sub>i $\rightarrow$ j</sub>, Ack<sub>i $\rightarrow$ j</sub> and WriteBack<sub>i $\rightarrow$ i</sub>, from NUMAnode i to NUMAnode j

### Line state in cache

- M (Modified), S (Shared), I (Invalid)
- Line state in main memory
- M (Modified), S (Shared), U (Uncached)

Cache line size = 32 bytes

Main memory size = 8 GB

Cache size in each processor = 4 MB

- (a) Amount of bits taken by:
- Snoopy: to keep coherence between caches in a NUMA node

States = M,S,I : 2 bits (for each cache line)



- Core: PrRd<sub>i</sub> and PrWr<sub>i</sub>, being I the core number doing the action
- Snoopy: BusRd<sub>j</sub>, BusRdX<sub>j</sub> BusUpgr<sub>j</sub> and Flush<sub>j</sub>, being j the snoopy/cache number doing the action
- Hub/directoty: RdReq<sub>i→j</sub>, WrReq<sub>i→j</sub>, UpgrReq<sub>i→j</sub>,
   Dreply<sub>i→j</sub>, Fetch<sub>i→j</sub>, Invalidate<sub>i→j</sub>, Ack<sub>i→j</sub> and
   WriteBack<sub>i→j</sub>, from NUMAnode i to NUMAnode j

### Line state in cache

• M (Modified), S (Shared), I (Invalid)

## Line state in main memory

M (Modified), S (Shared), U (Uncached)

- (a) Amount of bits taken by:
- Snoopy: to keep coherence between caches in a NUMA node

States = M,S,I : 2 bits  
#cache lines = 
$$\frac{4 \text{ MB}}{32 \text{ bytes}} = \frac{4 \times 2^{20}}{2^5} = 2^{17}$$
  
#bits = #cache lines x 2 bits =  $2^{17}$  x 2 =  $2^{18}$ 



- Core: PrRd<sub>i</sub> and PrWr<sub>i</sub>, being I the core number doing the action
- Snoopy: BusRd<sub>j</sub>, BusRdX<sub>j</sub> BusUpgr<sub>j</sub> and Flush<sub>j</sub>, being j the snoopy/cache number doing the action
- **Hub/directoty:** RdReq<sub>i $\rightarrow$ j</sub>, WrReq<sub>i $\rightarrow$ j</sub>, UpgrReq<sub>i $\rightarrow$ j</sub>, Dreply<sub>i $\rightarrow$ j</sub>, Fetch<sub>i $\rightarrow$ j</sub>, Invalidate<sub>i $\rightarrow$ j</sub>, Ack<sub>i $\rightarrow$ j</sub> and WriteBack<sub>i $\rightarrow$ j</sub>, from NUMAnode i to NUMAnode j

### Line state in cache

- M (Modified), S (Shared), I (Invalid)
   Line state in main memory
- M (Modified), S (Shared), U (Uncached)

- (a) Amount of bits taken by (at each NUMA node):
- The Directory: to keep coherence between NUMA nodes.



- Core: PrRd<sub>i</sub> and PrWr<sub>i</sub>, being I the core number doing the action
- Snoopy: BusRd<sub>j</sub>, BusRdX<sub>j</sub> BusUpgr<sub>j</sub> and Flush<sub>j</sub>, being j the snoopy/cache number doing the action
- **Hub/directoty:** RdReq<sub>i $\rightarrow$ j</sub>, WrReq<sub>i $\rightarrow$ j</sub>, UpgrReq<sub>i $\rightarrow$ j</sub>, Dreply<sub>i $\rightarrow$ j</sub>, Fetch<sub>i $\rightarrow$ j</sub>, Invalidate<sub>i $\rightarrow$ j</sub>, Ack<sub>i $\rightarrow$ j</sub> and WriteBack<sub>i $\rightarrow$ j</sub>, from NUMAnode i to NUMAnode j

### Line state in cache

M (Modified), S (Shared), I (Invalid)
 Line state in main memory

M (Modified), S (Shared), U (Uncached)

Cache line size = 32 bytes Main memory size = 8 GB Cache size in each processor = 4 MB

Presence bits 0/1 (or Sharers list) (1 bit for each NUMA node)

Status bits: M, S, U = 2 bits (Modified, Shared, Uncached)



- Core: PrRd<sub>i</sub> and PrWr<sub>i</sub>, being I the core number doing the action
- Snoopy: BusRd<sub>j</sub>, BusRdX<sub>j</sub> BusUpgr<sub>j</sub> and Flush<sub>j</sub>, being j the snoopy/cache number doing the action
- **Hub/directoty:** RdReq<sub>i $\rightarrow$ j</sub>, WrReq<sub>i $\rightarrow$ j</sub>, UpgrReq<sub>i $\rightarrow$ j</sub>, Dreply<sub>i $\rightarrow$ j</sub>, Fetch<sub>i $\rightarrow$ j</sub>, Invalidate<sub>i $\rightarrow$ j</sub>, Ack<sub>i $\rightarrow$ j</sub> and WriteBack<sub>i $\rightarrow$ j</sub>, from NUMAnode i to NUMAnode j

### Line state in cache

M (Modified), S (Shared), I (Invalid)

### Line state in main memory

M (Modified), S (Shared), U (Uncached)

- (a) Amount of bits taken by (at each NUMA node):
- The Directory : to keep coherence between NUMA nodes.

States = M,S,U: 2 bits  
Presence bits = 4 bits

#memory lines = 
$$\frac{2 \text{ GB}}{32 \text{ bytes}} = \frac{2 \times 2^{30}}{2^5} = 2^{26}$$

#bits = #memory lines x 6 bits =  $2^{26} \times 6$ 



Assuming the initial state of the memories (caches and MM) shown:

- only two lines are represented for each memory (cache or MM),
- variables x0, x1, x2 and x3, 4 bytes wide each.
- variables x2 and x3 reside in the same cache line
- variables x0 and x1 reside in a different cache line each.
- (b) Indicate which variable (only one) is not in a correct state either in a cache or in main memory and the reason for that.

Based on you answer, write that variable in the correct state in the appropriate memories (cache and/or MM).



Assuming the initial state of the memories (caches and MM) shown:

- only two lines are represented for each memory (cache or MM),
- variables x0, x1, x2 and x3, 4 bytes wide each.
- variables x2 and x3 reside in the same cache line
- variables x0 and x1 reside in a different cache line each.
- (b) Indicate which variable (only one) is not in a correct state either in a cache or in main memory and the reason for that.

Based on you answer, write that variable in the correct state in the appropriate memories (cache and/or MM).



Assuming the initial state of the memories (caches and MM) shown:

- only two lines are represented for each memory (cache or MM),
- variables x0, x1, x2 and x3, 4 bytes wide each.
- variables x2 and x3 reside in the same cache line
- variables x0 and x1 reside in a different cache line each.
- (b) Indicate which variable (only one) is not in a correct state either in a cache or in main memory and the reason for that.

Variables x2 and x3 cannot be mapped in two different NUMA nodes Each memory line can only exist in one home node.

Variable x3 does not exist in NUMAnode3 We just add it in the same line as the one containing x2 in NUMAnode2.





## *Current state of x0:*

Directory information: x0 has only a copy in some cache of NUMA node0 with Modified state

Snoopy information: x0 has Invalid state in cache of core7 → Miss in cache of core7



# Current state of x0:

Directory information: x0 has only a copy in some cache of NUMA node0 with Modified state

Snoopy information: x0 has Invalid state in cache of core7 → Miss in cache of core7

# Final state of x0:

Snoopy information:

x0 old copy in cache of core0 is invalidated after flushing value to memory x0 loaded a copy from MM to cache of core7 with M state

# Directory information:

X0 keep M state but with presence bit on NUMAnode3 now.





# *Current state of x1:*

Directory information: x1 has a copy in some cache of NUMA nodes 2, 1 and 0 with state Shared.

# Snoopy information:

Cache line with x1 has Shared state in caches of core0, core2, core3 and core4

→ Hit in cache of core2



# *Current state of x1:*

Directory information: x1 has a copy in some cache of NUMA nodes 2, 1 and 0 with state Shared.

# Snoopy information:

Cache line with x1 has Shared state in caches of core0, core2, core3 and core4

→ Hit in cache of core2

# Final state of x1:

x1 copies in cache of core 4, cache of core0 and cache of core3 are invalidated Presence bits are updated: only NUMA node1 is valid with Modified state. x1 state in cache2 is changed to Modified



# Current state of x1:

Directory information: x1 has a copy in some cache of NUMA nodes 2, 1 and 0 with state Shared.

# Snoopy information:

Cache line with x1 has Shared state in caches of core0, core2, core3 and core4

→ Hit in cache of core2

# Final state of x1:

x1 copies in cache of core 4, cache of core0 and cache of core3 are invalidated Presence bits are updated: only NUMA node1 is valid with Modified state. x1 state in cache2 is changed to Modified