

# **Analogue Electronics (Project) 4 Simulation Project Report**



Steven s2291752

October 27, 2025



### 1 Exercise 1: Transistor parameter extraction

In this section of exercise, I'm going to simulate the transistors in Cadence Virtuoso, and extract some parameters from the simulation result using a simple transistor model. Finally, I'll analysis some questions based on the extracted parameters and the theoretical model. The first simulation is a plot of a group of  $I_d$  against  $V_{DS}$  under different value of  $V_{GS}$ , this is shown in Figure 1.



Figure 1: The plot of  $I_d$  against  $V_{DS}$  under 5 different  $V_{GS}$ 

Considering the plot which  $V_{GS} = 2 \text{ V}$ , the curve in the saturation region could be expressed as equation (1) [1]. The parameter  $\lambda$  in the equation is used to model the channel-length modulation effect of the transistor.

$$I_{DS} = \beta \left( V_{GS} - V_T \right)^2 \left( 1 + \lambda V_{DS} \right) \tag{1}$$

Substitute in the value of  $I_{DS}$  when  $V_{GS} = 3$  V and 3.5 V, take the ratio of them:

$$\frac{I_{DS1}}{I_{DS2}} = \frac{9.781 \times 10^{-4}}{9.805 \times 10^{-4}} = \frac{1 + \lambda V_{DS1}}{1 + \lambda V_{DS2}} = \frac{1 + 3\lambda}{1 + 3.5\lambda}$$
(2)

Solve this equation to get  $\lambda = 4.981 \times 10^{-3} \text{ V}^{-1}$ . The output resistance of the transistor can be calculated using equation (3) [1].

$$r_o = \frac{\delta V_{DS}}{\delta I_{DS}} \approx \frac{1 + \lambda V_{DS}}{\lambda I_{DS}} \tag{3}$$

If here we assume that  $\lambda V_{DS} \ll 1$ , and the current  $I_{DS}$  is the average current in the range, substitute the value into equation (3):

$$r_o \approx \frac{1}{4.981 \times 10^{-3} \times \frac{9.781 + 9.805}{2} \times 10^{-4}} = 205 \,\mathrm{k}\Omega$$
 (4)

Taking  $V_{DS} = 5 \text{ V}$ , the transistor will be saturated for all  $V_{GS}$  between 0 V and 5 V. Figure 2(a) shows a plot of  $I_D$  against  $V_{GS}$  simulated under this  $V_{DS}$  voltage in linear scale and Figure 2(b) is a plot in log scale.





Figure 2: Plot of  $I_D$  against  $V_{GS}$  in (a) linear scale and (b) log scale when  $V_{DS} = 5 \text{ V}$ 

The sub-threshold slope is defined as [2]:

$$S = \frac{\partial V_{GS}}{\partial (\log I_D)} \approx \frac{\Delta V_{GS}}{\Delta (\log I_D)}$$
 (5)

To get the slope, I choose to substitute in the value of  $log(I_D)$  when  $V_{GS} = 0.4 \text{ V}$  and 0.8 V:

$$S \approx \frac{0.8 - 0.4}{-5.835 - (-9.852)} = 99.6 \times 10^{-3} \text{ V dec}^{-1}$$
 (6)

When  $V_{GS} = 0$  V, there's a finite size of current, which is measured to be around 5.01 pA. This current is caused due to the internal structure of the MOSFET. When switched off, the diodes are formed between bulk and drain and bulk and source as shown in Figure 3. As source and bulk are connected together in this case, the diode between source and bulk is shorted, and only left with the diode between drain and bulk or equivalently drain and source. When there's voltage applied between drain and source, the diode will be reverse biased and there will be a small reverse saturation current. The measured 5.01 pA is probably caused by this.



Figure 3: The diode formed between drain and bulk and source and bulk [3]



## 2 Exercise 2: Common-Source Amplifier

The circuit shown in Figure 4(a) is called the inverting amplifier or common-source amplifier, Figure 4(b) shows it's large signal DC input output characteristic. In saturation region of this amplifier, the output voltage changes largely for even a small change in input voltage, and thus it could be used for amplifying signal.



Figure 4: (a) The circuit of common-source amplifier (b) The large signal DC response of amplifier [2]

The small signal gain of this amplifier is given as [2]:

$$A_{v} = \frac{V_{out}}{V_{in}} = -g_{m} \left( R_{D} \parallel r_{o} \right) \tag{7}$$

In which  $R_D$  is the resistor connected between  $V_{DD}$  and drain of NMOS, and  $r_o$  is the output resistance calculated in equation (4). Taking  $R_D = 100 \,\mathrm{k}\Omega$ , the DC simulation shows a proper input operating point to be  $V_{in,DC} = 0.983 \,\mathrm{V}$  to maximize the dynamic range. The amplitude is set to be 0.1 mV to make sure the linearity. The transient simulation at 1 kHz is shown in Figure 5.



Figure 5: Transient simulation of amplifier with input signal at frequency of 1 kHz



The gain of the amplifier is measured via the ratio of the peak-to-peak voltage of input to the peak-to-peak voltage of output. The peak-to-peak input voltage is twice of input amplitude, which is 0.2 mV. The output peak-to-peak voltage is measured to be 5.33 mV. This gives the overall transient gain:

$$A_{v} = \frac{V_{out, \text{ peak to peak}}}{V_{in, \text{ peak to peak}}} = \frac{5.33}{0.2} = -26.65$$
 (8)

As mentioned in equation (7), the gain is directly proportional to the parallel resistance of output resistance  $r_o$  and the resistance of the resistor  $R_D$ . If  $R_D$  keep increases, the parallel resistance will be larger, and thus increase the gain.

The frequency response of the amplifier could be measured using the AC simulation, a Bode diagram that measures the frequency response of the circuit between 1 Hz and 10 GHz is shown in Figure 6. The low frequency gain of this amplifier is measured to be -26.80, which matches the result calculated in transient analysis (equation (8)). The gain starts to drop at high frequency, the -3 dB bandwidth of the amplifier is measured to be around  $100 \, \text{MHz}$ .



Figure 6: Transient simulation of amplifier with input signal at frequency of 1 kHz

Another transient simulation is taken to measure the gain of the amplifier at 100 MHz, which is outside the bandwidth of the amplifier, this gives the gain to be 8.343, which is close to the measured value 7.0 in AC simulation.

If the circuit is built in reality, the actual frequency response of the circuit would possibly be way worse than the measured result. This is because in reality, there's more capacitance between pins and wires while the model here only considers the parasitic capacitance in the MOSFET.



#### 3 Exercise 3: Current Mirror

The circuit of the current mirror is shown in Figure 7, ideally the current flowing through the two MOSFET should be exactly the same as their gate voltage is the same and in saturation region the voltage is almost constant. In the simulation, the drain terminal of MOSFET  $M_2$  is connected to  $V_{DD}$  and  $I_{REF}$  is set to 100  $\mu$ A. The measured output current is 109.64  $\mu$ A as shown in Figure 8(a) which shows a slight offset.



Figure 7: Basic current mirror circuit [2]

Figure 8(a) shows the plot of  $I_{out}$  against  $I_{in}$  when the MOSFET  $M_2$  has it's drain connected to  $V_{DD}$ , and Figure 8(b) shows the plot of  $I_{out}$  against  $V_{DS}$  under a constant value of  $I_{in} = 100 \,\mu\text{A}$ . It is measured that the output current is almost equal to the input current when  $V_{DS} = 1.06 \,\text{V}$ . The output current is equal to the input current at this point because both device have the same  $V_{DS}$  at this point, and thus same channel length modulation effect.



Figure 8: Plot of (a) output current against input current and (b) output current against  $V_{DS}$ 

If the connection between drain and gate of MOSFET  $M_1$  is removed, the current mirror won't function any more, as without connection between the drain and gate, the MOSFET never switch on. Since it do not switch, the current could not be copied to the other side.

The current mirror is used to work as an active load of a common-source amplifier with reference current set to  $I_{REF} = 100 \,\mu\text{A}$ . A DC simulation of this circuit is shown in Figure 9(a) and based on the simulation, the maximum gain appears when  $V_{in,DC} = 1.175 \,\text{V}$  and the gain is 112.5.



Figure 9(b) shows a plot of input and output signal at 1 kHz, the gain measured here is 112.56, which matches the gain measured in DC simulation.



Figure 9: Plot of (a) DC simulation and (b) transient simulation of the amplifier

Figure 10 shows the Bode plot of the amplifier in AC simulation. The low-frequency gain measured in the simulation is 112.56 which matches the value measured in DC and transient simulation.



Figure 10: Bode plot of the amplifier in AC simulation

The gain measured when  $I_{REF} = 50 \,\mu\text{A}$  is 140.7 and the gain measured when  $I_{REF} = 200 \,\mu\text{A}$  is 83.74. The gain of the circuit shown could be described as [2]:

$$A_{v} = -g_{m} (r_{o1} \parallel r_{o2}) = -\frac{\sqrt{2\beta_{1}}}{\left(\lambda_{1} + \lambda_{2} \sqrt{|I_{D}|}\right)}$$
(9)

Noticing that  $\beta_1$ ,  $\lambda_1$  and  $\lambda_2$  are all constants, the gain is inversely proportional to square root of  $I_d$ , which is the reference current  $I_{REF}$ . Thus, with a smaller value of  $I_{REF}$ , the gain of the amplifier increases.



#### **References**

- [1] S. Mitra, "Analogue Electronics (Project) 4, VLSI Lab," 2024.
- [2] B. Razavi, *Design of Analog CMOS Integrated Circuits*, 2nd ed. New York, NY: McGraw-Hill Education, 2017.
- [3] A. Schmidt, "FETs (Field-Effect Transistors) Education," https://forum.digikey.com/t/fets-field-effect-transistors/13119, Mar. 2021.