# **Digital Logic**

# COSC 2329 Sam Houston State University

Slides based on a set supplied by Miles Murdocca

#### Some Definitions

- Combinational logic: a digital logic circuit in which logical decisions are made based only on combinations of the inputs. e.g. an adder.
- Sequential logic: a circuit in which decisions are made based on combinations of the current inputs as well as the past history of inputs. e.g. a memory unit.
- Finite state machine: a circuit which has an internal state, and whose outputs are functions of both current inputs and its internal state. e.g. a vending machine controller.

#### The Combinational Logic Unit

- Translates a set of inputs into a set of outputs according to one or more mapping functions.
- Inputs and outputs for a CLU normally have two distinct (binary) values: high and low, 1 and 0, 0 and 1, or 5 v. and 0 v. for example.
- The outputs of a CLU are strictly functions of the inputs, and the
  outputs are updated immediately after the inputs change. A set of
  inputs i0 in are presented to the CLU, which produces a set of
  outputs according to mapping functions f0 fm



#### **Truth Tables**

- Developed in 1854 by George Boole
- further developed by Claude Shannon (Bell Labs)
- Outputs are computed for all possible input combinations (how many input combinations are there?

#### Consider a room with two light switches. How must they work?



| Inputs | Output |
|--------|--------|
| A B    | Z      |
| 0 0    | 0      |
| 0 1    | 1      |
| 1 0    | 1      |
| 1 1    | 0      |

# Truth Tables Showing All Possible Functions of Two Binary Variables

| A | В | False | AND | $A\overline{B}$ | A | $\overline{A}B$ | В | XOR | OR |
|---|---|-------|-----|-----------------|---|-----------------|---|-----|----|
| 0 | 0 | 0     | 0   | 0               | 0 | 0               | 0 | 0   | 0  |
| 0 | 1 | 0     | 0   | 0               | 0 | 1               | 1 | 1   | 1  |
| 1 | 0 | 0     | 0   | 1               | 1 | 0               | 0 | 1   | 1  |
| 1 | 1 | 0     | 1   | 0               | 1 | 0               | 1 | 0   | 1  |

| A | В | NOR | XNOR | $\overline{B}$ | $A + \overline{B}$ | $\overline{A}$ | $\overline{A} + B$ | NAND | True |
|---|---|-----|------|----------------|--------------------|----------------|--------------------|------|------|
| 0 | 0 | 1   | 1    | 1              | 1                  | 1              | 1                  | 1    | 1    |
| 0 | 1 | 0   | 0    | 0              | 0                  | 1              | 1                  | 1    | 1    |
| 1 | 0 | 0   | 0    | 1              | 1                  | 0              | 0                  | 1    | 1    |
| 1 | 1 | 0   | 1    | 0              | 1                  | 0              | 1                  | 0    | 1    |

• The more frequently used functions have names: AND, XOR, OR, NOR, XOR, and NAND. (Always use upper case spelling.)

### Logic Gates and Their Symbols

Logic symbols for AND, OR, buffer, and NOT Boolean functions



NOT (Inverter)

- Note the use of the "inversion bubble."
- (Be careful about the "nose" of the gate when drawing AND vs. OR.)

# Logic symbols for NAND, NOR, XOR, and XNOR Boolean functions



#### Variations of Basic Logic Gate Symbols







# Transistor-Level Circuits For 2-Input a) NAND and b)NOR Gates



#### **Tri-State Buffers**

Outputs can be 0, 1, or "electrically disconnected."



#### The Basic Properties of Boolean Algebra

|                                                  |                                                        |                       | dual of a Boolean                           |  |
|--------------------------------------------------|--------------------------------------------------------|-----------------------|---------------------------------------------|--|
| Relationship                                     | Dual                                                   | Property              | function is gotten by replacing AND with OR |  |
| A B = B A                                        | A + B = B + A                                          | Commutative           | and OR with AND,<br>constant 1s by 0s, and  |  |
| $A\left(B+C\right) = AB+AC$                      | A + B C = (A + B) (A + C)                              | Distributive          | 0s by 1s                                    |  |
| 1 A = A                                          | 0 + A = A                                              | Identity              | Postulates                                  |  |
| $A\overline{A} = 0$                              | $A + \overline{A} = 1$                                 | Inverse               | <b>†</b>                                    |  |
| 0 A = 0                                          | 1 + A = 1                                              | Null                  |                                             |  |
| A A = A                                          | A + A = A                                              | Idempotence           | *                                           |  |
| A(BC) = (AB)C                                    | A + (B+C) = (A+B) + C                                  | Associative           | Theorems                                    |  |
| $\overline{\overline{A}} = A$                    |                                                        | Complement            |                                             |  |
| $\overline{AB} = \overline{A} + \overline{B}$    | $\overline{A+B} = \overline{A}\overline{B}$            | DeMorgan's<br>Theorem | A, B, etc. are<br>Literals; 0 and           |  |
| $AB + \overline{AC} + BC$ $= AB + \overline{AC}$ | $(A+B)(\overline{A}+C)(B+C)$ $= (A+B)(\overline{A}+C)$ | Consensus<br>Theorem  | 1 are constants.                            |  |

# DeMorgan's Theorem

| A B | $\overline{AB} =$ | $\overline{A} + \overline{B}$ | $\overline{A + B}$ | $=\overline{A}\overline{B}$ |
|-----|-------------------|-------------------------------|--------------------|-----------------------------|
| 0 0 | 1                 | 1                             | 1                  | 1                           |
| 1 0 | 1 0               | 1                             | 0                  | 0                           |

DeMorgan's theorem:  $A + B = \overline{\overline{A} + \overline{B}} = \overline{\overline{\overline{A}} \overline{\overline{B}}}$ 

#### The Sum-of-Products (SOP) Form

Truth Table for The Majority Function





- transform the function into a two-level AND-OR equation
- implement the function with an arrangement of logic gates from the set {AND, OR, NOT}
- M is true when A=0, B=1, and C=1, or when A=1, B=0, and C=1, and so on for the remaining cases.
- Represent logic equations by using the sum-of-products (SOP) form

#### The SOP Form of the Majority Gate

• The SOP form for the 3-input majority gate is:

$$M = ABC + ABC + ABC + ABC = m_3 + m_5 + m_6 + m_7 = \Sigma (3, 5, 6, 7)$$

- Each of the 2<sup>n</sup> terms are called minterms, running from 0 to 2<sup>n</sup> - 1
- Note the relationship between minterm number and boolean value.
- Discuss: common-sense interpretation of equation.





# A 2-Level OR-AND Circuit that Implements the Majority Function



#### Positive vs. Negative Logic

- •Positive logic: truth, or assertion is represented by logic 1, higher voltage; falsity, de- or unassertion, logic 0, is represented by lower voltage.
- •Negative logic: truth, or assertion is represented by logic 0 , lower voltage; falsity, de- or unassertion, logic 1, is represented by lower voltage

**Gate Logic: Positive vs. Negative Logic** 

Normal Convention: Postive Logic/Active High Low Voltage = 0; High Voltage = 1

Alternative Convention sometimes used: Negative Logic/Active Low



#### Positive and Negative Logic (Cont'd.)



#### **Digital Components**

- High level digital circuit designs are normally made using collections of logic gates referred to as components, rather than using individual logic gates. The majority function can be viewed as a component.
- Levels of integration (numbers of gates) in an integrated circuit (IC):
- Small scale integration (SSI): 10-100 gates.
- Medium scale integration (MSI): 100 to 1000 gates.
- Large scale integration (LSI): 1000-10,000 logic gates.
- Very large scale integration (VLSI): 10,000-upward.
- These levels are approximate, but the distinctions are useful in comparing the relative complexity of circuits.
- Let us consider several useful MSI components:





# The Demultiplexer (DEMUX)



$$F_0 = D\overline{A}\overline{B}$$
  $F_2 = DA\overline{B}$   
 $F_1 = D\overline{A}B$   $F_3 = DAB$ 

| D | A | В | $F_0$ | $F_1$ | $F_2$ | $F_3$ |
|---|---|---|-------|-------|-------|-------|
| 0 | 0 | 0 | 0     | 0     | 0     | 0     |
| 0 | 0 | 1 | 0     | 0     | 0     | 0     |
| 0 | 1 | 0 | 0     | 0     | 0     | 0     |
| 0 | 1 | 1 | 0     | 0     | 0     | 0     |
| 1 | 0 | 0 | 1     | 0     | 0     | 0     |
| 1 | 0 | 1 | 0     | 1     | 0     | 0     |
| 1 | 1 | 0 | 0     | 0     | 1     | 0     |
| 1 | 1 | 1 | 0     | 0     | 0     | 1     |





0 0 1

1 0 0



#### **In-Class Exercise**

- What are the logic functions used in a 1-bit adder?
- What is the difference between a half adder and a full adder?

# A Multi-Bit Ripple-Carry Adder



### **In-Class Exercise**

• How would you make a subtractor circuit?

#### Sequential Logic

- The combinational logic circuits we have been studying so far have no memory. The outputs always follow the inputs.
- There is a need for circuits with a memory, which behave differently depending upon their previous state.
- An example is the vending machine, which must remember how many and what kinds of coins have been inserted, and which behave according to not only the current coin inserted, but also upon how many and what kind of coins have been deposited previously.
- These are referred to as finite state machines, because they can have at most a finite number of states.



## A NOR Gate with a Lumped Delay



This delay between input and output is at the basis of the functioning of an important memory element, the *flip-flop*.

### The S-R (Set-Reset) Flip-Flop



| Q <sub>t</sub> | S <sub>t</sub> | R <sub>t</sub> | Q <sub>i+1</sub> |
|----------------|----------------|----------------|------------------|
| 0              | 0              | 0              | 0                |
| 0              | 0              | 1              | 0                |
| 0              | 1              | 0              | 1                |
| 0              | 1              | 1              | (disallowed)     |
| 1              | 0              | 0              | 1                |
| 1              | 0              | 1              | 0                |
| 1              | 1              | 0              | 1                |
| 1              | 1              | 1              | (disallowed)     |



Timing behavior

The S-R flip-flop is an active high (positive logic) device.

### The Clock Paces the System



In a positive logic system, the "action" happens when the clock is high, or positive. The low part of the clock cycle allows propagation between subcircuits, so their inputs are stable at the correct value when the clock next goes high.

### A.56 A Clocked S-R Flip-Flop



The clock signal, CLK, turns on the inputs to the flip-flop.

#### Scientific Prefixes

• For computer memory,  $1K = 2^{10} = 1024$ . For everything else, like clock speeds, 1K = 1000, and likewise for 1M, 1G, *etc*.

| Prefix | Abbrev. | Quantity   | Prefix | Abbrev. | Quantity  |
|--------|---------|------------|--------|---------|-----------|
| milli  | m       | $10^{-3}$  | Kilo   | K       | $10^{3}$  |
| micro  | μ       | $10^{-6}$  | Mega   | M       | $10^{6}$  |
| nano   | n       | $10^{-9}$  | Giga   | G       | $10^{9}$  |
| pico   | p       | 10-12      | Tera   | T       | $10^{12}$ |
| femto  | f       | $10^{-15}$ | Peta   | P       | $10^{15}$ |
| atto   | a       | $10^{-18}$ | Exa    | E       | $10^{18}$ |

## The Clocked D (Data) Flip-Flop



The clocked D flip-flop, sometimes called a latch, has a potential problem: If D changes while the clock is high, the output will also change. The Master-Slave flip-flop solves this problem:

### The Master-Slave Flip-Flop



The rising edge of the clock clocks new data into the Master, while the slave holds previous data. The falling edge clocks the new Master data into the Slave.

### The Negative Edge-Triggered D Flip-Flop



- When the clock is high, the two input latches output 0, so the Main latch remains in its previous state, regardless of changes in D.
- When the clock goes high-low, values in the two input latches will affect the state of the Main latch.
- While the clock is low, D cannot affect the Main latch.

# Four-Bit Register

• Makes use of tri-state buffers so that multiple registers can gang their outputs to common output lines.





# Reduction (Simplification) of Boolean Expressions

- It may be possible to simplify the canonical SOP or POS forms.
- A smaller Boolean equation translates to a lower gate count in the target circuit.
- We discuss two methods: algebraic reduction and Karnaugh map reduction.

# The Algebraic Method

Consider the majority function, F:

```
F = \overline{A}BC + A\overline{B}C + AB\overline{C} + ABC
F = \overline{A}BC + A\overline{B}C + AB(\overline{C} + C) Distributive Property
F = \overline{A}BC + A\overline{B}C + AB(1)
                                           Complement Property
F = \overline{A}BC + A\overline{B}C + AB
                                          Identity Property
F = \overline{A}BC + A\overline{B}C + AB + ABC
                                                   Idempotence
F = \overline{A}BC + AC(\overline{B} + B) + AB
                                                  Identity Property
F = \overline{A}BC + AC + AB
                                        Complement and Identity
F = \overline{A}BC + AC + AB + ABC
                                        Idempotence
F = BC(\overline{A} + A) + AC + AB
                                        Distributive
F = BC + AC + AB
                                   Complement and Identity
```

#### Venn Diagrams





Each distinct region in the "Universe" represents a minterm. This diagram can be transformed into a Karnaugh Map.

# A K-Map of the Majority Function

Place a "1" in each cell that has a that minterm. Cells on the outer edge of the map "wrap around"





The map contains all the minterms. Adjacent 1's in the K-Map satisfy the Complement property of Boolean Algebra.









ABC + ACD



 $F = BD + \overline{A}B\overline{C} + \overline{A}CD +$  $ABC + A\overline{C}D$ 

# The Corners are Logically Adjacent



## **Two Different Minimized Equations**





### **Speed and Performance**

- The speed of a digital system is governed by
  - the propagation delay through the logic gates and
  - the propagation across interconnections.





# Fan-in may Affect Circuit Depth



$$A + B + C + D = (A + B) + (C + D)$$

((A + B) + C) + DDegenerate tree