# Sound Level Meter

James Walker-Wilson January 5, 2018

#### Abstract

# 1 Introduction

This report outlines the design and construction of a sound level meter. The device measures the sound level of the environment. This is the filtered through several filter stages and the sound level is displayed on an LED bar graph. The sound signal is filtered to select a band of frequencies and then low pass filtered to produce a DC voltage level proportional to the sound level.

# 1.1 Aims

- To understand the design of a common emitter amplifier for the first stage.
- To understand the design of an LC band pass filter.
- To understand the construction and operation of a signal rectifier.
- To understand the construction of a low pass filter.
- To understand how to program a PIC Micro controller.
- To understand the construction and testing of the circuit.

# 1.2 Objectives

- To determine the  $\beta$  of the transistor by experimentation
- To design a common emitter amplifier for the first stage of the circuit with appropriate gain
- To design an LC band pass filter and calculate the number of turns of wire to create the required inductance.
- To construct a rectifier to rectify the signal
- To construct a low pass filter to convert the signal to a dc voltage level.
- To create a program to change the number of LED's that are on depending on the sound level and program the Micro controller with the code.
- To test the completed stages and whole circuit to make sure it operates as intended.

# 2 Method

# 2.1 Design

### 2.1.1 Determining $\beta$

To determine  $\beta$  the circuit shown in figure 1.  $R_C$  was set to 3.9 $K\Omega$ .  $R_B$  was then chosen to make  $V_{CE} \approx 7.5V$ . The base current was calculated by measuring the voltage across  $R_B$  and using Ohms law, the same was done for the collector current. To work out  $\beta$  the formula

$$\beta = \frac{I_C}{I_B}$$

2

was used. This gave a value of  $\beta = 337$ .



Figure 1: Circuit used to determine  $\beta$ 

### 2.1.2 Common Emitter Amplifier

The first stage of the circuit is a common emitter amplifier to amplify the signal from the microphone to be processed by later stages. The transistor  $\beta$  was found to be  $\beta=337$ . First the current  $I_C$  was calculated using the equation with  $V_C=7.5V$  and  $R_3=3.9K\Omega$ 

$$I_c = \frac{15 - V_c}{R_3}$$

This equation gives an  $I_c$  value of  $I_c = 1.92mA$ .  $R_4$  is then calculated with the equation

$$R_4 = \frac{1.5}{I_E}$$

with  $I_e \approx I_c$  this makes  $R_4 = 781\Omega$ . To calculate the biasing resistors it is set that the current through the biasing resistors is  $10 \times I_B$ . The equation

$$R_2 = \frac{V_{BE} + V_E}{10 \times I_B}$$

This gives an  $R_2 \approx 40 K\Omega R_1$  can then be calculated with the equation.

$$R_1 = \frac{V_{CC} - V_B}{10 \times I_B}$$

This gives  $R_1 \approx 27K\Omega$ 

# 2.1.3 Bandpass Filter

The band pass filter uses a resonant LC circuit to set the filter characteristics. The resonant frequency of an LC circuit is given as

$$f = \frac{1}{2\pi\sqrt{LC}}$$

The capacitor that forms the resonant circuit is  $C5 = 1\mu F$  to calculate the value for L the equation is rearranged to

$$L = \frac{1}{(2\pi f)^2 C}$$

This gives L = 11.3mH. To calculate the number of turns on the inductor the equation



Figure 2: Common emitter amplifier circuit diagram

$$N = \sqrt{\frac{Ll}{\mu \times a}}$$

L= Inductance,l= length of magnetic circuit, $\mu=$  permeability and a= cross sectional area. is used. This gives N=61 Turns.



Figure 3: Band pass filter circuit diagram

#### 2.1.4 Code

The code was made to light all the LED's when maximum sound level was achieved. This was done with a logarithmic scale to allow high sensitivity at low sound levels but allow a large range of sound levels to be measured without clipping at high end values.

| Number of bars lit | Voltage level(mV) |
|--------------------|-------------------|
| 0                  | 0                 |
| 1                  | 1.8               |
| 2                  | 3.28              |
| 3                  | 5.94              |
| 4                  | 10.76             |
| 5                  | 19.49             |
| 6                  | 35.3              |
| 7                  | 63.95             |
| 8                  | 115.8             |
| 9                  | 209               |
| 10                 | 380               |

These values were then used to create the code

Listing 1: PIC Code

```
1 //Newcastle University - EEE - Stage 1 - Sound Level Meter
  //16F819 PIC software to drive a 10-LED bargraph display from a dc level on ADC input 0
       (AN0).
  //Port A and B used to drive LEDs.
4 //Pin Configuration:
5 //Pin Configuration:
6 //1-RA2 (LED4) 18-NC
7 //2-RA3 (LED3) 17-AN0 (DC Sound Level input)
  //3-NC 16-RA7 (LED1)
  //4-MCLR 15-RA6 (LED2)
10 //5-VSS 14-VDD
11 //6-RB0 (LED10) 13-RB7 (PGD)
12 //7-RB1 (LED9) 12-RB6 (PGC)
13 //8-RB2 (LED8) 11-RB5 (LED5)
14 //9-RB3 (LED7) 10-RB4 (LED6)
#include <xc.h> //header file for device
#include <stdint.h> //header file for standard types e.g uint8_t
17 //fuse settings to configure device
^{18} //i.e. NOWDT - No Watchdog Timer, INTOSCIO - Internal clock used, pins available for I/O ^{19} #pragma config MCLRE = ON, CP = OFF, CPD = OFF, BOREN = OFF, WDIE = OFF
20 #pragma config PWRTE = OFF, FOSC = INTOSCIO, LVP = OFF, DEBUG = ON
  void main()
21
22
   //*** INSERT ANY VARIABLE DECLARATIONS HERE ***
23
   // uint8_t = 8-bit unsigned number
25
    //unint16_t = 16-bit unsigned number
   uint16_t value;
26
    //*** The following code initializes the PIC ***
   OSCCONbits.IRCF = 0b111; //use internal 8MHz clock (FOSC=8MHz)
TRISB = 0b000000000; //Port B all outputs
28
   TRISA = 0\,b00110011\,; \ //\operatorname{Port} \ A \ B6/B7/B3/B2 \ outputs
   31
   ADCON1bits.PCFG = 0b1110; //Enable ANO input for sound level ADC
33
34 13
   ADCONObits.ADCS = 0b01; //set ADC clock, should be between 1.6 us and 6.4 us (1/8MHz x 16
        = 2 \text{us}
   ADCONObits.CHS = 0b000; //select AN0 for input
36
   ADCON0bits.ADON = 1; //A/D Converter is operating
37
38
39
   //The code below will read the digital value from the 10-bit analogue to digital
    //The range of the return value will be between 0 and 1023. Where 0V = 0 and 5V = 1023.
    //For example 2.5V on the ADC will return 511 to the variable value below.
42
   ADCONObits.GO_nDONE = 1; //start A/D conversion
   value = ADRESH; \ //read \ MSB \ of \ ADC \ result
45
   value = value << 8; //shift left 8 bits
```

```
value = value + ADRESL; //read LSB of ADC result. value now contains a 10-bit ADC
       number
    //*** INSERT YOUR PROGRAM CODE HERE TO ILLUMINATE THE LEDs***
48
    //The basic requirement of your code is:-
49
    //(i) To use the variable value to determine which LED bars should be switched on.
    //(ii) To write the appropriate code to the output pins RB0-RB5 and RA2,RA3,RA6,RA7.
51
    //The PIC PORTA and PORTB registers should be used to output a value to the Port pins
52
    //PORTA=0b00001111; will output a binary number to port A. Bits 7,6,5,4=0 and Bits
       3.2.1.0=1.
    // Alternatively PORTA=15; for decimal equivalent.
    //The parameter may also be a variable instead of a constant e.g. PORTA=value;
55
56
if(value = 0)
58 PORTA=0b11111111
59 PORTB=0b11111111
61 }
if (value > 0 \&\& value <= 1.8) {
64 PORTA=0b01111111
65 PORTB=0b11111111
66
67 }
68
69 if (value > 1.8 && value <= 3.28) {
70 PORTA=0b00111111
71 PORTB=0b11111111
72
73 }
74
_{75} if (value > 3.28 && value <= 5.94) {
76 PORTA=0b00110111
77 PORTB=0b11111111
79 }
80
if (value > 5.94 \&\& value <= 10.76) {
82 PORTA=0b00110011
83 PORTB=0b11111111
85 }
87 if (value > 10.76 && value <= 19.49) {
88 PORTA=0b00110011
89 PORTB=0b11011111
90
91 }
93 if (value > 19.49 && value <= 35.3) {
94 PORTA=0b00110011
95 PORTB=0b11001111
96
97 }
99 if (value > 35.3 && value <= 63.95) {
100 PORTA=0b00110011
101 PORTB=0b11000111
102
103 }
104
if (value > 63.95 && value <= 115.8) {
106 PORTA=0b00110011
107 PORTB=0b11000011
108
109 }
if (value > 115.8 && value <= 209) {
112 PORTA=0b00110011
PORTB=0b11000001
114
115
if (value > 115.8 && value <= 209) {
```

### 2.2 Construction

### 2.2.1 Common Emitter Amplifier

After the common emitter amplifier was constructed on bread board using the resistor values determined in the design stage. This was to determine that the amplifier had been designed correctly. To test the design the voltage between the transistor collector and ground was measured and was found to be  $V_C = 7.62V$ . This is within the allowable limit of 6V to 9V. The circuit was then constructed on the circuit board and the collector voltage was once again measured and found to be the same as before. The decoupling capacitors were then added to the circuit board. To test the amplifier a 20mVPk - Pk sine wave at 1kHz was applied to the input and the output measured on an oscilloscope. This is shown in figure 4. Using an input of 23mV and an output of 4.3V leads to a gain of G = 215.



Figure 4: Testing of the Common Emitter Amplifier

# 2.2.2 Band Pass Filter

To construct the band pass filter the Inductor must first be made. It was calculated that the required inductor would be made of 61 turns. This Inductor was created and its inductance was measured using

an LCR meter. The desired inductance is 11.3mH however the inductance was measured as 11.9mH, to reduce this turns were removed and the Inductor re measured until its inductance was equal to 11.3mH. This was achieved with 56 turns. The circuit was then constructed on the circuit board according to the circuit diagram shown in Figure 2.1.3. Once completed the filter was characterised between 1Hz and 5kHz with a 2VPk - Pk sine wave input shown in figure 5.



Figure 5: Characterisation of Band Pass Filter

# 2.2.3 Signal Rectifier

The circuit shown in figure 6 was constructed on the circuit board and was then tested as shown in figure 7 with a 1.5kHz 5V sine wave.



Figure 6: Rectifier Circuit Diagram

# 2.2.4 Low Pass Filter

The Low Pass Filter was constructed on the circuit board according to the circuit diagram shown in figure 8. After the circuit was constructed it was tested by inputting a 1VPk-Pk sine wave as shown in figure 9. The filter was then characterised between 1Hz and 1kHz with a 1VPk-Pk input sine wave shown in figure 10. The filter has a -3dB cutoff point at  $F_c \approx 80Hz$ 



Figure 7: Rectifier analysis



Figure 8: Low Pass Filter Circuit Diagram

# 2.2.5 PIC Microcontroller

The Microcontroller circuit was constructed according to the circuit diagram shown in figure 11. The PIC was then programmed with the code shown in the design phase shown in figure ??.

# 2.2.6 Final Test

Once all parts of the circuit were connected together the meter was tested by playing a 1.5kHz tone through a speaker from a signal generator near the meter and observing the LED's.

# 3 Analysis

# 3.1 Common Emitter Amplifier

The Common Emitter Amplifier is used to amplify the low level signals coming from the microphone. This amplifier is used due to multiple attributes of the amplifier, namely, high input impedance, class A operation to prevent distortion and high single stage gain.



Figure 9: Low Pass Filter input & output



Figure 10: Low Pass Filter Characterisation

# 3.1.1 Input Impedance

The high input impedance is needed as the microphone is a high impedance device and to allow maximum power transfer between the microphone and the amplifier  $Z_{mic} \approx Z_{amp}$ . If this were not the case the already small signal from the microphone would be reduced even more due to internal losses in the



Figure 11: PIC Microcontroller circuit diagram

internal series impedance of the microphone. The input impedance of the amplifier can be calculated by looking at what impedance the input sees looking in to the input, this is  $R_1, R_2$  and the impedance lookin in to the base all in parallel [1].  $R_1 = 270k\Omega, R_2 = 40k\Omega$  and the impedance looking in to the base is  $h_{fe} \times R_E$  as  $h_{fe}$  is equal to  $\beta$  [1]  $265k\Omega = 787(R_4)\Omega \times 337(\beta)$ . this works out to be

$$Z_{in} = \left(\frac{1}{270 \times 10^3} + \frac{1}{40 \times 10^3} + \frac{1}{265 \times 10^3}\right)^{-1} \approx 31k\Omega$$

The input capacitor  $C_1 = 10\mu F$  is in series with the input impedance of  $31k\Omega$ , the capacitor also forms a high pass filter with the input impedance

$$F_c = \frac{1}{2\pi RC} = 0.5Hz$$

[1] As the 3dB cut-off point is 0.5Hz almost all signal energy will be well above this point so the attenuation of this high pass filter can be ignored as it is negligible at frequencies of interest.

# 3.1.2 Output Impedance

The output impedance of the amplifier is calculated as the collector resistor in parallel with the resistance looking in to the collector. The resistance of the collector resistor is know as  $3.9k\Omega$  and the resistance looking in to the collector is te resistance of the transistor and the emitter resistor in series. As the transistor can be modelled as a current source there is a current source in series with  $R_E$ . A current source has impedance  $\approx \infty$ . The output impedance is therefore the  $3.9k\Omega$  resistor in parallel with a near infinite resistance so  $Z_{out} \approx 3.9 K\Omega$ . This output impedance is low enough to allow good signal transfer to the next stage as the input impedance to the next stage is at lowest  $4.7k\Omega$  which is higher than the output impedance.

#### 3.1.3 Biasing

The transistor is biased with R1 and R2, These resistors are used to provide a constant quiescent current through the base and in turn from Collector to Emitter. This is done so that in the steady state the voltage at the collector with respect to ground is  $\approx 7.5V$ . This is done to allow the amplifier to produce positive and negative voltage swings. Without biasing the collector would be at 15V in the steady state due to no quiescent current flowing through R1 so no voltage drop across it. Due to this node being at 15V the amplifier can only produce a negative voltage swing as this node is already at the highest voltage in the circuit so cannot go higher. If however this point is at 7.5V half way between ground and Vcc then it can swing positive and negative in equal amounts. The capacitor  $C_2$  is used to remove the DC offset of the output so as to make the signal centred around 0V instead of 7.5V.

The resistors are chosen of values to allow the desired amount of quiescent current flows through the base. This is done by using a voltage divider configuration. This configuration however causes a design challenge that the current flowing through R2 must be about ten times grater than the current flowing through the base to prevent this "load" on the voltage divider from lowering the voltage at its mid point and producing incorrect biasing.

### 3.1.4 Emitter Capacitor

The emitter capacitor  $C_3$  is chosen to allow stable biasing of the amplifier. Due to the relatively low emitter resistor of  $787\Omega$  the emitter voltage across R4 can become small when compared to the voltage drop  $V_{BE}$  [1]. This leads to instability in the biasing and the quiescent voltage at the collector as  $V_{BE}$  varies with temperature. This change in  $V_{BE}$  with temperature causes changes in the base current with temperature. To solve this problem and still have an amplifier with high gain(Necessitating a low  $R_E$ ) a capacitor is placed in parallel with  $R_E$ . The capacitor is chosen so as to create the effect of a low impedance  $R_E$  at signal frequencies but the DC biasing signal only sees a high impedance  $R_4$ (as the capacitor has infinite impedance at DC),so as to prevent the instability aforementioned. The capacitor must be chosen so that at signal frequencies its impedance is low compared to  $r_e$  the resistance between base and emitter[1]. In this circuit the DC biasing signal sees  $\beta \times 787\Omega = 265k\Omega$  as the resistance looking in to the base, however at a frequency of 1kHz an input signal looking in to the base would see  $787\Omega$  in parallel with  $\approx 0.5\Omega$  times  $h_{fe}$  or about  $168\Omega$ . This allows a low effective emitter resistor without the insatiability that this causes.

### 3.2 Band Pass Filter

The band pass filter section is formed from a parallel resonant circuit and a non inverting amplifier.

### 3.2.1 Parallel Resonant Circuit

The Parallel Resonant Circuit is formed form R6, L1&C5. The Parallel Resonant Circuit has a frequency response of  $0\Omega$  resistance at DC and infinite frequency as at DC the inductor is a short to ground and at infinite frequency the Capacitor is a short to ground. At the resonant frequency current flows backwards and forwards between the capacitor and inductor in phase with the input signal, this voltage opposes the input signal so no current can flow through the capacitor or inductor, as there is a voltage across the components but no current is flowing then the components must have infinite impedance from the perspective of the input signal. No current is drawn from the supply as  $I_l = -I_C$  so  $I_L + I_C = 0$  at resonance. For this particular circuit the resonant frequency is equal to

$$F = \frac{1}{2\pi\sqrt{LC}} = 1.5kHz$$

The circuit also has a property called Q. The Q factor is a representation of how damped the circuit is. Damping is a measure of the loss of energy from the circuit. A parallel LC circuit with ideal inductors and capacitors would have a  $Q=\infty$  as no energy is lost from the circuit and the resonant oscillations would continue forever. The higher the Q of the circuit the sharper the peak of resonance is meaning that a high Q circuit would transition form low impedance at frequencies not equal to the resonant to high impedance at the resonant frequency very quickly and then transition back to low impedance very quickly. The Q factor for this circuit is given by.

$$Q = \omega_0 RC = 2.07$$



Figure 12: Voltage against frequency for band pass filter

This means that the bandwidth of the filter is 723Hz as bandwidth is equal to the resonant frequency divided by the Q factor. The 3dB pass band for this filter is 1140Hz to 1860Hz. This however is not precise as the resonant circuit is also damped by the output impedance of the Common Emitter amplifier in series with  $R_5$  and the impedance of the Capacitor  $C_2$ . This however is much higher than the  $220\Omega$  resistor that is designed to damp the circuit so can be ignored as it is in parallel with the damping resistor. It can be seen from Figure 12 that the signal is phase shifted positively below the resonant frequency and negatively above the resonant frequency with 0 phase shift at the resonant frequency. This is because below the resonant frequency the circuit appears inductive and above the resonant frequency the circuit appears capacitive. The output of the filter is then fed in to a non inverting amplifier as this has a very high input impedance to prevent further loading of the resonant circuit. The amplifier has a gain given by

$$G = 1 + \frac{R_8}{R_7} \approx 38$$

# 3.3 Rectifier

The rectifier section is formed by a Diode to allow current to flow only in one direction and a unity gain buffer to provide a low impedance drive to the next stage

#### 3.3.1 Diode

The Diode only allows current to flow in one direction. This diode only allows negative voltages to be passed, this can be seen in figure 7 as the output only has negative peaks but the input has both negative and positive peaks but the diode removed them.

# 4 Conclusion

# References

[1] Paul Horowitz. *The art of electronics*. eng. 2nd ed.. Cambridge [England]; New York: Cambridge University Press, 1989. ISBN: 0521370957.