## **Tutorial 3**

# Update MicroBlaze Platform with a Custom Coprocessor (3-register adder) connected via AXI-Lite – HW project (Vivado)

Vivado version: 2022.2

**NOTE:** this guide requires a MicroBlaze platform implementation (a *source project*) as the one described in **Tutorial\_MicroBlaze\_Polling\_Interrupts.pdf**. It is important that the file path to the source project is short and has no spaces or other special characters. If that is not the case, two options are available.

- Open the project and save in a new location NOT TESTED.
- Implement the MicroBlaze platform from scratch, following tutorials Tutorial\_MicroBlaze\_platform.pdf and Tutorial\_MicroBlaze\_Polling\_Interrupts takes about 10-20 minutes.
- 1. Start Vivado. Create a new project. Add no sources. Select the Nexys board.
- 2. Click on the '+' button (Add sources). Click Next.



#### 3. Select Add Files.



4. Navigate to find the .bd file of the source project. Click OK.

#### The file can be found in:

cproject folder>/MB\_platform.srcs/sources\_1/bd/mb\_design\_1/mb\_design\_1.bd

#### For example:

 $C: \Users \user\work \CR\Aula5\_MBplatform\MB\_platform\MB\_platform.srcs\source s_1\bd\mb_design_1\mb_design_1.bd \\$ 



5. Make sure that the "Copy sources into project" option is selected. Click Finish.



6. Once loaded, open the design. The block diagram of the platform should be presented as shown.



### 7. Click Tools > Create and Package IP.



#### 8. Click Next.



9. Select Create AXI4 Peripheral.



10. Assign the name **CustomCopr** to the new IP block at your discretion. Alternate names are possible but will require small edits on code later on.



11. Make sure that the **Lite** interface is selected; this is the bus type we will be using in this work. Click **Next**.



12. Additionally, make sure the **Slave** option is selected.

Finally, depending on the module you are designing, you may also need to change the **Number of Registers**. For the application in mind (3-register adder), we need **4**. Click **Next**.



# 13. Add the IP core to Add IP to the repository. Click Finish.



#### 14. Click button Add IP.



### 15. Search for the name of your module.



## 16. The new module shows up. Click on **Run Connection Automation**.



## 17. Select the appropriate tick box. Click **OK**.



# 18. Click on Regenerate Layout (optional).



#### 19. Click in the Address Editor tab.



- 20. Observe the Master Base Address and Range assigned to your IP core.
  - Notice that your module has been assigned 64Kbytes, but in practice it only requires 4 registers times 4 bytes = 16 bytes. Although highly inefficient, we will leave 64K for convenience.
  - Register addresses are consecutive.
     Register 0: 0x44A0\_0000; Register 1: 0x44A0\_0004; Register 2: 0x44A0\_0008;
     Register 3: 0x44A0\_00012



## 21. Return to the Diagram tab. Select the Edit in IP Packager.



#### 22. Click OK.



23. A new Vivado window will open.



24. Open the VHDL files, **CustomCoproc\_v1\_0\_S00\_AXI.vhd** and **CustomCoproc\_v1\_0.vhd**. Focus on the first.



25. Navigate to the end of the file. The application logic goes here.



26. Implement the application logic.



A new signal slv\_reg012sum stores the sum of registers slv\_reg0, slv\_reg1 and slv\_reg2.

27. Replace slv\_reg3 by slv\_reg012sum in the case when b"11" and in the sensitivity list.



### Summary of alterations:

 $c:/louliia/Aulas/2020-2021/CR/T/Aula9\_CustomHW/ip\_repo/CustomCopr\_1.0/hdl/CustomCopr\_v1\_0\_S00\_AXI.vhd$ 

```
Q 🕍 🐟 🥕 🖺 🗈 🗡 🖊 🖩 🗘
           case loc addr is
356 €
              when b"00" =>
357 A
               reg_data_out <= slv_reg0;
            when b"01" =>
358 🖨
359 A
               reg_data_out <= slv_reg1;
            when b"10" =>
360 ⊜
361 🖒
                reg_data_out <= slv_reg2;
             when b"11" =>
362 □
363 🖨
              reg_data_out <= slv_reg012Sum; --slv_reg3;
364 🖨
              when others =>
365 ⊝
                reg_data_out <= (others => '0');
366 🖨
            end case;
367
      end process;
368
369
         -- Output register or memory read data
370 🖨
        process( S_AXI_ACLK ) is
371
372 🖨
         if (rising_edge (S_AXI_ACLK)) then
373 🖨
           if ( S_AXI_ARESETN = '0' ) then
374
              axi_rdata <= (others => '0');
375
            if (slv_reg_rden = '1') then
376 🖨
377 🖨
               -- When there is a valid read address (S AXI ARVALID) with
                -- acceptance of read address by the slave (axi_arready),
379
               -- output the read dada
380 ⊝
               -- Read address mux
                 axi_rdata <= reg_data_out; -- register read data
382 🖨
              end if;
383 🖨
            end if;
384 🖨
          end if;
385 🖨
       end process;
386
387
            aud user logic here
388
389
         slv reg012Sum <= std logic vector(unsigned(slv reg0) + unsigned(slv reg1) + unsigned(slv reg2));
390
```

28. Add also the declaration for signal slv\_reg012sum. Save the file.



29. Click the **Package IP – CustomCoproc** tab.



30. A tab with project details shows up. A menu is available on the left side.



31. Select tab File Groups. Click on Merge Changes from File Groups Wizard.



32. Run **Synthesis** (to prevent errors that may). If the module has errors, it is more convenient to detect and address them now.



33. Navigate to the **Review and Package** tab. Click in **Re-Package IP**. Click **Yes** in the popup window. The second **Vivado** window will close, and you will return to the initial one.



34. Back in the initial **Vivado** window, a new interface bar informs you that the **CustomCoproc** block has been updated. Click in **Report IP Status**.



35. A panel names **IP Status** show up, listing the design blocks and their status. Notice that **CustomCoproc** block is reported revised. Click in **Upgrade Selected**. A pop-up window shows up once the process is over.



36. A window regarding generation of output products shows up. **DO NOT CLICK GENERATE!** Due to a bug in Vivado, close the window instead in the top right **X**.



37. In the **IP status** panel, notice that the status for the **CustomCoproc** block has not been updated, as intended. Also, an interface bar has shown up. Click **Re-run**.



39. The status for the **CustomCoproc** block is now properly updated. Check this; the block's report may have moved to a different position in the list.



### 40. Click on Validate Design.



41. Click on **Generate Output Products**, and after that, on **Create HDL Wrapper**.



- 42. Click on Generate Bitstream.
- 43. Click on File > Export > Export Hardware.

#### Congratulations!

Sources: AMD Xilinx documentation.