# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

Date of Patent

Inventor(s)

12385946

B2

August 12, 2025

Kim; Kwangeun et al.

# Method of inspecting tip of atomic force microscope and method of manufacturing semiconductor device

#### Abstract

A method of operating an atomic force microscope (AFM) is provided. The method includes inspecting a sample by using the AFM and inspecting a tip of a probe of the AFM by using a characterization sample. The characterization sample includes a first characterization pattern that includes a line and space pattern of a first height, a second characterization pattern that includes a line and space pattern of a second height that is lower than the first height, and a third characterization pattern that includes a line and space pattern of a third height that is lower than the second height, and includes a rough surface.

Inventors: Kim; Kwangeun (Suwon-si, KR), Hong; Seungbum (Daejeon, KR), Ryu;

Sungyoon (Seoul, KR), Kim; Hoon (Daejeon, KR), Yeom; Jiwon (Daejeon, KR), Yun; Seokjung (Daejeon, KR), Kim; Souk (Seoul, KR), Sohn; Younghoon (Seoul,

KR), Yang; Yusin (Seoul, KR)

**Applicant: Samsung Electronics Co., Ltd.** (Suwon-si, KR)

Family ID: 1000008750540

Assignee: SAMSUNG ELECTRONICS CO., LTD. (N/A, N/A); KOREA ADVANCED

INSTITUTE OF SCIENCE AND Technology (Daejeon, KR)

Appl. No.: 17/878414

**Filed:** August 01, 2022

#### **Prior Publication Data**

**Document Identifier**US 20230194567 A1

Publication Date
Jun. 22, 2023

# **Foreign Application Priority Data**

KR 10-2021-0184327 Dec. 21, 2021

## **Publication Classification**

Int. Cl.: G01Q40/00 (20100101); G01Q70/10 (20100101); H01L21/66 (20060101); G01Q40/02

(20100101); G01Q60/38 (20100101); G01Q70/08 (20100101); H10B12/00 (20230101)

U.S. Cl.:

CPC **G01Q40/00** (20130101); **G01Q70/10** (20130101); **H01L22/12** (20130101); G01Q40/02

(20130101); G01Q60/38 (20130101); G01Q70/08 (20130101); H10B12/053 (20230201)

## **Field of Classification Search**

**CPC:** G01Q (40/00); G01Q (40/02); G01Q (70/08); G01Q (70/10); G01Q (60/38); H01L

(22/12)

#### **References Cited**

#### **U.S. PATENT DOCUMENTS**

| Patent No.   | <b>Issued Date</b> | Patentee Name  | U.S. Cl. | CPC         |
|--------------|--------------------|----------------|----------|-------------|
| 5578745      | 12/1995            | Bayer          | 73/1.73  | G01Q 40/02  |
| 5591903      | 12/1996            | Vesenka et al. | N/A      | N/A         |
| 6250143      | 12/2000            | Bindell        | 850/52   | G01Q 60/38  |
| 8650661      | 12/2013            | Dahlen et al.  | N/A      | N/A         |
| 8739310      | 12/2013            | Foucher et al. | N/A      | N/A         |
| 9874582      | 12/2017            | Humphris       | N/A      | N/A         |
| 10191081     | 12/2018            | Park           | N/A      | G01Q 10/065 |
| 2005/0194534 | 12/2004            | Kneedler       | 250/307  | G01Q 30/04  |
| 2005/0283335 | 12/2004            | Banke          | 702/170  | G01N 1/32   |
| 2006/0071164 | 12/2005            | Rogers         | 250/309  | G01Q 40/02  |
| 2010/0313312 | 12/2009            | Dahlen         | 850/20   | G01Q 60/38  |
| 2011/0093990 | 12/2010            | Foucher        | 850/33   | G01Q 40/00  |
| 2021/0311090 | 12/2020            | Biemond        | N/A      | G01Q 10/065 |
|              |                    |                |          |             |

#### FOREIGN PATENT DOCUMENTS

| Patent No. | <b>Application Date</b> | Country | CPC |
|------------|-------------------------|---------|-----|
| H06117844  | 12/1993                 | JP      | N/A |
| H07103989  | 12/1994                 | JP      | N/A |
| 2009058473 | 12/2008                 | JP      | N/A |
| 2009058480 | 12/2008                 | JP      | N/A |
| 4859789    | 12/2011                 | JP      | N/A |

Primary Examiner: Trinh; Michael M

Attorney, Agent or Firm: Muir Patent Law, PLLC

# **Background/Summary**

#### CROSS-REFERENCE TO RELATED APPLICATION

(1) This application is based on and claims priority under 35 U.S.C. § 119 to Korean Patent Application No. 10-2021-0184327, filed on Dec. 21, 2021, in the Korean Intellectual Property Office, the disclosure of which is incorporated by reference herein in its entirety.

#### BACKGROUND

- (2) Aspects of the inventive concept relate to a method of inspecting a tip of an atomic force microscope (AFM) and a method of manufacturing a semiconductor device.
- (3) A tip of a probe of an AFM may be evaluated by scanning a characterization sample by the tip. The tip of the probe may be evaluated by generating a tip model based on an image of the characterization sample generated by using the tip of the probe of the AFM. A characterization sample may include a surface structure suitable for inferring a tip state when imaging is performed by using a probe. A representative characterization sample includes a surface patterned in a line and space shape.
- (4) Evaluation of a tip may elaborate a three-dimensional tip model by continuously analyzing local peaks of a surface topographic image. A gradient most quickly away from each peak in all directions may be measured at the peak, and minimum sharpness of a tip may be determined from the gradient. A premise of this modeling is that data of an image generated by measurement using an AFM cannot have a sharper gradient than a gradient of a tip. When a process of determining sharpness of a tip is recursively performed on a plurality of local peaks, if there is a sharper gradient than gradients discovered at all peaks previously analyzed, a tip model is updated to a new and sharper tip estimation value.

#### **SUMMARY**

- (5) Aspects of the inventive concept provide a method of operating an atomic force microscope (AFM) with improved reliability and a method of manufacturing a semiconductor device.
- (6) According to an aspect of the inventive concept, there is provided a method of operating an AFM. The method includes: inspecting a sample by using the AFM; and inspecting a tip of a probe of the AFM by using a characterization sample, wherein the characterization sample includes: a first characterization pattern that includes a line and space pattern of a first height; a second characterization pattern that includes a line and space pattern of a second height that is lower than the first height; and a third characterization pattern that includes a line and space pattern of a third height that is lower than the second height, and includes a rough surface.
- (7) According to another aspect of the inventive concept, there is provided a method of operating an AFM. The method includes: inspecting a sample by using the AFM; generating, based on the inspecting, a scanned sample image including one or more abnormalities; inspecting a tip of a probe of the AFM by using a characterization sample to determine if the tip is normal or abnormal; determining that the sample is abnormal if the tip of the AFM is determined to be normal; and replacing the tip of the AFM if the tip of the AFM is determined to be abnormal.
- (8) According to another aspect of the inventive concept, there is provided a method of manufacturing a semiconductor device. The method includes: forming active patterns separated from each other on a substrate, by anisotropically etching the substrate; forming a device isolation layer in a device isolation trench that is a space between the active patterns; forming gate trenches separated from each other in a first direction that is parallel to an upper surface of the substrate, extending in a second direction that is parallel to the upper surface of the substrate and perpendicular to the first direction, and partially penetrating into the device isolation layer and the active patterns; forming a dielectric material layer partially filling the gate trench; forming a gate conductive material layer filling the gate trench; forming a gate conductive material layer; forming a gate mask on the gate conductive pattern; forming first impurity regions and second impurity regions by doping upper parts of the active patterns; forming a capping layer and a first interlayer

insulating layer covering the gate mask, the first impurity regions, and the second impurity regions; etching the capping layer and the first interlayer insulating layer to form a groove through which the first impurity regions are exposed; inspecting any one of the device isolation trench, the dielectric material layer, the gate conductive pattern, and the groove by using an AFM; inspecting a tip of a probe of the AFM by using a characterization sample to determine if the tip is normal or abnormal; and determining that any one of the device isolation trench, the dielectric material layer, the gate conductive pattern, and the groove is abnormal, based in part on whether the tip is determined to be normal.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) Embodiments of the inventive concept will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings in which:
- (2) FIG. **1** schematically illustrates an atomic force microscope (AFM);
- (3) FIG. **2** is a flowchart for describing a method of operating an AFM, according to example embodiments;
- (4) FIG. **3**A illustrates a first characterization pattern of a characterization sample;
- (5) FIG. **3**B illustrates an image generated by scanning the first characterization pattern of the characterization sample;
- (6) FIG. **3**C illustrates a damaged tip of an AFM;
- (7) FIG. **4** illustrates a second characterization pattern of a characterization sample;
- (8) FIG. 5 illustrates a third characterization pattern of a characterization sample;
- (9) FIGS. **6**A to **6**C show changes in an image of a sample according to sharpness of an end portion of a tip of an AFM;
- (10) FIG. 7 is a flowchart for describing a method of manufacturing a semiconductor device, according to example embodiments; and
- (11) FIGS. **8**A, **8**B, **9**A, **9**B, **10**A, **10**B, and **11** to **20** are top views and cross-sectional views for describing the method of manufacturing a semiconductor device, according to example embodiments.

#### DETAILED DESCRIPTION OF THE EMBODIMENTS

- (12) Hereinafter, embodiments of the inventive concept are described in detail with reference to the accompanying drawings. Like reference numerals in the drawings denote like elements, and a repeated description thereof is omitted.
- (13) FIG. **1** schematically illustrates an atomic force microscope (AFM) **100** capable of performing an inspection method, according to example embodiments.
- (14) Referring to FIG. **1**, the AFM **100** may include a sample support **110**, a probe **120**, a scanner **130**, a laser device **140**, a photodetector **150**, a processor **160**, and a controller **170**.
- (15) The AFM **100** may sense a surface of a sample S with sensitivity of an individual atom level on the surface of the sample S. The AFM **100** may inspect the surface of the sample S by detecting a Van der Waals force or an electrostatic force between a tip **121** of the probe **120** and the sample S. The AFM **100** may inspect the sample S by horizontally raster-scanning the surface of the sample S by using the tip **121**.
- (16) Although the size of the tip **121** is exaggeratedly shown for convenience of drawing unlike actual scaling, a Z-direction length of the tip **121** may be within a range of several nm to hundreds of nm.
- (17) The AFM **100** may include any one of a contact AFM, a force modulus microscope (FMM), a lateral force microscope (LFM), a scanning capacitance microscope (SCM), a scanning thermal microscope (SThM), a contactless AFM, a conductive AFM (CAFM), a dynamic force microscope

- (DFM), an electrostatic force microscope (EFM), a Kelvin probe force microscope (KPFM), a magnetic force microscope (MFM), a piezoelectric force microscope (PFM), and a dynamic contact AFM.
- (18) The AFM **100** may operate in a contact mode, a contactless mode, and a tapping mode. When the AFM **100** operates in the contact mode, a distance between the tip **121** and the surface of the sample S may be several angstroms. At a distance of about several angstroms, a repulsive force is dominant between the tip **121** and the surface of the sample S. In the contact mode, a soft tip **121** may be used to prevent damage to the sample S. In a repulsive force territory, because a change in a force applied to the tip **121** is large in response to a change in a distance between the tip **121** and the surface of the sample S, the surface of the sample S may be inspected with a high resolution. (19) When the AFM **100** operates in the contactless mode, the distance between the tip **121** and the surface of the sample S may be hundreds of angstroms or more. At a distance of about hundreds of angstroms, an attractive force is dominant between the tip **121** and the surface of the sample S. In the contactless mode, a hard tip **121** may be used to prevent contact between the tip **121** and the surface of the sample S due to the attractive force. A resolution of the contactless mode, is lower than that of the contact mode. A scanning speed of the contactless mode, is higher than that of the contact mode.
- (20) In the tapping mode, the tip **121** may vibrate above the sample S to cause only short intermittent contacts, thereby minimizing damage to the sample S due to the contacts. In a tapping mode operation, constant vibration may be provided to the tip **121** to sense the sample S, thereby preventing damage to the sample S. In addition, the tapping mode operation may provide the same level of resolution as that in the contact mode even when a structure having a large height difference is formed on the surface of the sample S.
- (21) At least one characterization sample CS for inspecting the probe **120** may be on the sample support **110**. The sample support **110** may support and fix the sample S and the characterization sample CS. The sample support **110** may be a vacuum chuck or an electrostatic chuck. The characterization sample CS may include a die having a thin film nanostructure formed thereon. The nanostructure may form one or more well-defined characterization patterns that may be used to reverse image the tip **121** of the probe **120** and thereby determine characteristics of the tip **121**, such as tip shape, tip width (e.g., radius), inclination, and the like.
- (22) The sample support **110** may include a sample support part **111** supporting the sample S and a characterization sample support part **115** supporting the characterization sample CS. The characterization sample support part **115** may be on the sample support part **111** but is not limited thereto. The sample support **110** may move the sample S in the X direction, Y direction, Z direction, or rotate the sample S so that the sample S is scanned by the probe **120**.
- (23) The X direction and the Y direction are parallel to an upper surface of the sample S (i.e., an opposite surface of a lower surface facing the sample support **110**). The Z direction is perpendicular to the upper surface of the sample S. The X direction, the Y direction, and the Z direction may be substantially perpendicular to one another.
- (24) The probe **120** may include a cantilever **125** and the tip **121** connected to an end portion of the cantilever **125**. The cantilever **125** may be, for example, a plate-shaped spring easily bent by a minute force of about several nanonewtons (nN). An end portion of the tip **121** may be processed to a size of about several atoms by nanotechnology. The resolution of the AFM **100** depends on the sharpness of the end portion of the tip **121**.
- (25) The scanner **130** may scan the sample S by driving the probe **120** in the X direction and the Y direction. Although not illustrated, the controller **170** may be communicatively connected to the sample support **110**. Accordingly, in the alternative, the scanner **130** may scan the sample S by driving the sample substrate **110** in the X direction and the Y direction for example. While scanning the sample S, the tip **121** deflects by an attractive force or a repulsive force from features on the surface of the sample S. The deflection of the tip **121** may cause bending of the cantilever **125**. The

- bending of the cantilever **125** may be detected by an optical lever including the laser device **140** and the photodetector **150**.
- (26) The laser device **140** generates a laser beam through oscillation. The laser beam is radiated on the end portion of the cantilever **125**, reflected from the end portion of the cantilever **125**, and oriented to the photodetector **150**. The photodetector **150** may include photodiodes divided into two segments or four segments according to a measurement scheme. The photodetector **150** may amplify and detect a small deflection of the cantilever **125** by sensing the laser beam.
- (27) The controller **170** may precisely control a Z-direction position of the scanner **130** (or sample support **110**). For example, the controller **170** may control the scanner **130** (or sample support **110**) so that a Z-direction distance between the tip **121** and the surface of the sample S is constant. As another example, the controller **170** may control the scanner **130** (or sample support **110**) so that a force between the tip **121** and the surface of the sample S is constant.
- (28) By scanning the sample S using the scanner **130**, information regarding the sample may be obtained and processed by the processor to generate an image of the sample. For example, the processor **160** may generate a topographic image of the surface of the sample S by storing a Z-direction position of the scanner **130** (or a Z-direction position of the probe **120** or sample support **110**) according to X-direction and Y-direction coordinates on the sample S. An image generated by scanning the sample S using the scanner **130**, such as the topographic image, may be referred to herein as a "scanned sample image."
- (29) The processor **160** may further generate an image of the shape of the tip **121**. According to example embodiments, a thickness of the tip **121** according to a height from the end portion of the tip **121**, and the sharpness of the end portion of the tip **121** may be determined based on an image generated by scanning any one of the sample S and the characterization sample CS by using the tip **121**.
- (30) FIG. **2** is a flowchart for describing a method of operating an AFM, according to example embodiments.
- (31) Referring to FIGS. **1** and **2**, the sample S may be inspected in step P**10**. Inspecting the sample S may include scanning the surface of the sample S by using the AFM **100** to generate a scanned sample image, as described above. An analysis of the scanned sample image may indicate that one or more abnormalities are present in the scanned sample image. However, it may be difficult to discern whether the one or more abnormalities correspond to abnormalities present on the surface of sample S or whether the abnormalities correspond to (i.e., are a result of) a defect in the tip **121** of the probe **120**.
- (32) The method of operating an AFM as set forth in the flowchart of FIG. 2 may be used to discern whether or not one or more abnormalities present in a scanned sample image correspond to abnormalities present on the surface of sample S or whether the abnormalities correspond to (i.e., are a result of) a defect in the tip 121 of the probe 120. For example, if in step P10 it is determined that the scanned sample image is abnormal (e.g., one or abnormalities are present in the scanned sample image), the tip 121 may be inspected by using the characterization sample CS in step P20. Whether the scanned sample image is abnormal may be determined by comparing the scanned sample image to an image of a standard sample (i.e., "scanned standard sample image"). According to example embodiments, inspecting the tip 121 by using the characterization sample CS may include scanning the characterization sample CS by using the tip 121.
- (33) Hereinafter, the characterization sample CS is described in detail with reference to FIGS. **3**A to **5**.
- (34) FIG. **3**A illustrates a first characterization pattern CP**1** of the characterization sample CS.
- (35) FIG. **3**B illustrates an image CPI**1** generated by scanning the first characterization pattern CP**1** of the characterization sample CS.
- (36) FIG. **3**C illustrates a damaged tip **121**′.
- (37) Referring to FIG. 3A, the characterization sample CS may include the first characterization

- pattern CP1. The first characterization pattern CP1 may be an concave-convex pattern having a first height H1. For example, the first characterization pattern CP1 may be a line and space pattern of the first height H1. As another example, the first characterization pattern CP1 may include a plurality of holes arranged in a matrix form in the X direction and the Y direction, each hole having the first height H1. A planar shape of the plurality of holes may be any one of a circle, an oval, and a polygon.
- (38) According to example embodiments, the tip **121** may be inspected by using the first characterization pattern CP**1** that recursively appears, and data of the tip **121** may be statistically processed, thereby improving the reliability of the inspection of the tip **121**.
- (39) According to example embodiments, the first height H1 may be within a range of about 100 nm to about 250 nm. According to example embodiments, the first characterization pattern CP1 may be used to determine a width of the tip **121** at the first height H1 that is relatively high.
- (40) Referring to FIGS. **3**A and **3**B, when the first characterization pattern CP**1** is scanned in a scanning direction SD by using the probe **120**, the scanned image CPI**1** of FIG. **3**B may be generated. Unlike the first characterization pattern CP**1**, the scanned image CPI**1** may include inclination and corner rounding of an uneven pattern according to the shape of the tip **121**.
- (41) According to example embodiments, the shape of the tip **121** may be determined by deconvolution of the scanned image CPI**1**. For example, the width of the tip **121** at the first height H**1** may be obtained by the deconvolution of the scanned image CPI**1**.
- (42) According to example embodiments, a radius of the end portion of the tip **121** may be determined from the radius of curvature of a corner of the uneven pattern appearing in the scanned image CPI**1**. According to example embodiments, inclination of the tip **121** may be determined from the inclination of the uneven pattern of the scanned image CPI**1**. According to example embodiments, the width of the tip **121** at the first height H**1** may be determined by comparing a width Wp of the first characterization pattern CP**1** to a width Wm of the scanned image CPI**1**. For example, the width of the tip **121** at the first height H**1** may be represented by Equation 1. Width of the tip **121** at the first height=Wm-Wp [Equation 1]
- (43) Referring to FIG. **3**C, when an end portion of the tip **121**′ is damaged, a total height of the tip **121**′ is lowered as much as a damaged part RP. Accordingly, a width W**1**′ of the tip **121**′ at the first height H**1** after damage may be greater than a width W**1** of the tip **121**′ at the first height H**1** before the damage. When a width of the uneven pattern formed on the sample (S, see FIG. **1**) is less than the width W**1**′ of the tip **121**′ at the first height H**1**, the tip **121**′ cannot reach an actual bottom surface of the uneven pattern, and thus, a height of the concave-convex pattern may be wrongly recognized to be lower than an intended height.
- (44) Referring back to FIGS. 1 and 3A, when a thickness of the tip 121 of the probe 120 at the first height H1, which is measured through the first characterization pattern CP1 of the characterization sample CS, is greater than a set value, it may be determined that the tip 121 of the probe 120 is abnormal.
- (45) FIG. 4 illustrates a second characterization pattern CP2 of the characterization sample CS.
- (46) Referring to FIG. **4**, the second characterization pattern CP**2** may be an uneven pattern having a second height H**2**. For example, the second characterization pattern CP**2** may be a line and space pattern of the second height H**2**. As another example, the second characterization pattern CP**2** may include a plurality of holes arranged in the X direction and the Y direction, each hole having the second height H**2**.
- (47) According to example embodiments, the second height H2 may be within a range of about 50 nm to about 150 nm. According to example embodiments, the second characterization pattern CP2 may be used to determine a width of the tip **121** at the second height H2 that is relatively lower than the first height H1 (see FIG. **3***a*). Determining the width of the tip **121** at the second height H2 is substantially similar to that described with reference to FIGS. **3**A to **3**C, and thus, a description thereof is not repeated.

- (48) Referring back to FIGS. **1** and **4**, when a thickness of the tip **121** of the probe **120** at the second height H**2**, which is measured through the second characterization pattern CP**2** of the characterization sample CS, is greater than a set value, it may be determined that the tip **121** of the probe **120** is abnormal.
- (49) FIG. **5** illustrates a third characterization pattern CP**3** of the characterization sample CS.
- (50) Referring to FIG. **5**, the third characterization pattern CP**3** may be an uneven pattern having a third height H**3**. According to example embodiments, the third characterization pattern CP**3** may include a rough surface RS.
- (51) According to example embodiments, a root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 may be within a range of about 0.5 nm to about 1.5 nm. According to example embodiments, the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 may be about 0.6 nm or more. According to example embodiments, the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 may be about 0.7 nm or more. According to example embodiments, the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 may be about 0.8 nm or more. According to example embodiments, the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 may be about 1.4 nm or less. According to example embodiments, the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP**3** may be about 1.3 nm or less. According to example embodiments, the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 may be about 1.2 nm or less. According to example embodiments, the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 may be about 1.1 nm or less. According to example embodiments, the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 may be about 1 nm or less.
- (52) According to example embodiments, when the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 is excessively large (e.g., 1.5 nm or more), the end portion of the tip 121 of the probe 120 may be damaged while scanning the third characterization pattern CP3. According to example embodiments, when the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 is excessively small (e.g., 0.5 nm or less), it is impossible to measure the root mean square surface roughness Rq of the rough surface RS even with a good tip 121 of the probe 120.
- (53) When the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 measured by the probe **120** is within a preset range, it may be determined that the end portion of the tip **121** of the probe **120** is not damaged (i.e., sufficiently sharp). When the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 measured by the probe **120** is outside of the preset range, it may be determined that the tip **121** of the probe **120** is damaged. For example, when the root mean square surface roughness Rq of the rough surface RS of the third characterization pattern CP3 is about 0.8 nm, if the root mean square surface roughness Rq of the rough surface RS measured by the tip **121** of the probe **120** is 1.1 nm or more, or 0.5 nm or less, it may be determined that the end portion of the tip **121** of the probe **120** is damaged.
- (54) Referring back to FIG. **2**, if it is determined that the tip **121** is good (G) (i.e., not damaged) as the result of inspecting the tip **121** by using the characterization sample CS, it may be determined in step P**30** that an element on the sample S is abnormal. For example, it may be determined that the one or more abnormalities present in the scanned sample image generated in step P**10** correspond to abnormalities on the surface of the sample S.
- (55) If it is determined that the tip **121** is not good (NG) (i.e., damaged) as the result of inspecting the tip **121** by using the characterization sample CS, the tip **121** may be replaced in step **P40**. After replacing the tip **121**, the sample S may be inspected again in step **P10**.

- (56) According to example embodiments, the aforementioned method of operating the AFM **100** may be performed in real-time while inspecting the sample S by using the AFM **100**. Accordingly, it may be prevented that damage to the tip **121** is wrongly recognized as abnormality of an element and a feature of the sample S, and when damage occurs to the tip **121** while inspecting the sample S, the tip **121** may be replaced, and thus, the reliability of an operation of the AFM **100** may be improved. Alternatively, the inspection step P**20** of the tip **121** may be performed separately as, for example, a calibration operation prior to inspecting sample S. Accordingly, using the characterization sample CS, a determination may be made as to whether the tip **121** is good (G) (i.e., not damaged) or not good (NG) (i.e., damaged) prior to inspecting sample S.
- (57) FIGS. **6**A to **6**C show changes in a scanned image of the sample S according to sharpness of the end portion of the tip **121**. Herein, the sharpness of the end portion of the tip **121** may be digitized to a radius of the end portion of the tip **121**.
- (58) More particularly, FIG. **6**A shows a scanned image of the sample S when the radius of the end portion of the tip **121** is 5 nm, FIG. **6**B shows a scanned image of the sample S when the radius of the end portion of the tip **121** is 10 nm, and FIG. **6**C shows a scanned image of the sample S when the radius of the end portion of the tip **121** is 30 nm.
- (59) Referring to FIGS. **1** and **6**A to **6**C, when the radius of the end portion of the tip **121** varies, a scanned image of the same portion of the sample S may vary. According to example embodiments, the processor **160** may predict a state (e.g., a shape of the end portion) of the tip **121** from a scanned image of the sample S, based on existing data of the scanned image of the sample S. The controller **170** may generate a control signal for scanning only an appropriate portion of the characterization sample CS in response to the prediction of the processor **160**. Accordingly, a time taken to inspect the tip **121** may be reduced, and a turnaround time for inspection using the AFM **100** may be reduced.
- (60) As another example, the shape of the tip **121** may be obtained with high precision by scanning all patterns of the characterization sample CS by the tip **121**.
- (61) FIG. **7** is a flowchart for describing a method of manufacturing a semiconductor device, according to example embodiments.
- (62) FIGS. **8**A, **8**B, **9**A, **9**B, **10**A, **10**B, and **11** to **14** are top views and cross-sectional views for describing the method of manufacturing a semiconductor device, according to example embodiments.
- (63) More particularly, FIGS. **8**A, **9**A, and **10**A are layout diagrams of a structure formed on a wafer (substrate) **300** according to the progress of a process. FIG. **8**B shows cross-sectional views taken along line **8**A-**8**A' and line **8**B-**8**B' of FIG. **8**A. FIG. **9**B shows cross-sectional views taken along line **9**A-**9**A' and line **9**B-**9**B' of FIG. **9**A. FIG. **10**B shows cross-sectional views taken along line **10**A-**10**A' and line **10**B-**10**B' of FIG. **10**A.
- (64) FIGS. **11** to **20** are cross-sectional views illustrating changes of parts corresponding to FIG. **10**B according to the progress of a process.
- (65) According to some embodiments, FIGS. **7** to **14** may illustrate a method of manufacturing a dynamic random access memory (DRAM) device including a buried cell array transistor (BCAT).
- (66) Referring to FIGS. **7**, **8**A, and **8**B, a plurality of active patterns **305** and a device isolation trench IST may be formed in step P**110**. According to example embodiments, the plurality of active patterns **305** and the device isolation trench IST may be formed by etching an upper part of a substrate **300**. The device isolation trench IST may be a space between the plurality of active patterns **305** formed by an anisotropic etching process. The plurality of active patterns **305** may extend in a direction that is oblique with respect to the X direction and the Y direction and be aligned along rows and columns.
- (67) The substrate **300** may include or may be formed of, for example, silicon, germanium, silicon-germanium, or a group III-V compound, such as gallium phosphide (GaP), gallium arsenide (GaAs), or gallium antimonide (GaSb).

- (68) According to example embodiments, a depth of the device isolation trench IST may be within a range of about 100 nm to about 250 nm. Herein, the depth of the device isolation trench IST may be a Z-direction distance between a bottom surface of the device isolation trench IST and an upper surface of each of the plurality of active patterns **305**.
- (69) According to example embodiments, a width of the device isolation trench IST may be within a range of about 30 nm to about 100 nm. Herein, the width of the device isolation trench IST may be a horizontal distance (i.e., an X-direction distance and/or a Y-direction distance) between adjacent two of the plurality of active patterns **305**.
- (70) Next, referring to FIGS. **1**, **7**, and **8**B, the device isolation trench IST may be inspected in step P**120**. The device isolation trench IST may be inspected by using the AFM **100**. Inspecting the device isolation trench IST may include inspecting the depth of the device isolation trench IST. The AFM **100** may inspect the device isolation trench IST by scanning the substrate **300**, in which the device isolation trench IST is formed, in the X direction and the Y direction.
- (71) When the depth of the device isolation trench IST is excessively small, a characteristic of the BCAT may degrade, and a short-circuit may occur in that neighboring active patterns **305** are not separated from each other.
- (72) Inspecting the device isolation trench IST may be performed by the method of inspecting a sample S, which has been described with reference to FIG. 2. More particularly, the depth of the device isolation trench IST in the substrate 300 may be inspected by using the AFM 100, and if the depth of the device isolation trench IST is abnormal, the tip 121 may be inspected by using the characterization sample CS. If the tip 121 is normal, it may be determined that a process of forming the device isolation trench IST is faulty. If the tip 121 is abnormal, the probe 120 may be replaced, and then, the depth of the device isolation trench IST may be inspected again.
- (73) Inspecting the tip **121** may include measuring a width of the tip **121** at the first height H**1** by using the first characterization pattern (CP**1**, see FIG. **3**A) of the characterization sample CS. However, the inventive concept is not limited thereto, and the tip **121** may be inspected by using the second and third characterization patterns (CP**2** and CP**3**, see FIGS. **4** and **5**).
- (74) Next, referring to FIGS. **1**, **9**A, and **9**B, a device isolation layer **302** may be formed in step P**130**. The device isolation layer **302** may be formed by sufficiently providing an insulating layer including silicon oxide to fill the device isolation trench IST and planarizing an upper part of the insulating layer by a chemical mechanical polishing (CMP) process or the like so that an upper surface of the active pattern **305** is exposed. The series of operations P**110**, P**120**, and P**130** may be called a shallow trench isolation (STI) process.
- (75) By forming the device isolation layer **302**, adjacent two of the plurality of active patterns **305** may be separated from each other with the device isolation layer **302** therebetween. An upper surface of the device isolation layer **302** may be coplanar with upper surfaces of the plurality of active patterns **305**. A part where an upper surface of the substrate **300** is covered by the device isolation layer **302** may be called a field area, and a part where the upper surfaces of the plurality of active patterns **305** are exposed may be called an active area.
- (76) Next, referring to FIGS. **7**, **10**A, and **10**B, gate trenches GT may be formed by etching an upper part of each active pattern **305** and/or an upper part of the device isolation layer **302** in step P**140**.
- (77) According to some embodiments, a hard mask (not shown) partially exposing therethrough an upper surface of each active pattern **305** and an upper surface of the device isolation layer **302** may be formed, and then, each active pattern **305** and the device isolation layer **302** may be partially etched by using the hard mask, thereby forming the gate trenches GT.
- (78) According to some embodiments, the gate trench GT may extend in the Y direction. The gate trench GT may penetrate into an upper part of each active pattern **305** and the device isolation layer **302** in the Z direction. According to some embodiments, the gate trenches GT may be separated from each other in a first direction (the X direction).

- (79) According to some embodiments, each active pattern **305** may horizontally intersect with two gate trenches GT. An upper part of each active pattern **305** may be divided into a center part **305**C and two edge parts **305**E separated from each other with the center part **305**C therebetween by two gate trenches GT.
- (80) Next, referring to FIGS. **7** and **11**, a dielectric material layer **322**L may be formed in step P**150**.
- (81) For example, the dielectric material layer **322**L may be formed by a thermal oxidation process on a surface of the active pattern **305** exposed by the gate trench GT. As another example, the dielectric material layer **322**L may be formed by depositing silicon oxide or metal oxide on the surface of the active pattern **305** by, for example, a chemical vapor deposition (CVD) process or the like.
- (82) Next, referring to FIGS. 1, 7, and 11, the dielectric material layer 322L may be inspected in step P160. The dielectric material layer 322L may be inspected by using the AFM 100. Inspecting the dielectric material layer 322L may include measuring roughness of an upper surface of the dielectric material layer 322L. The AFM 100 may inspect the dielectric material layer 322L by scanning the substrate 300, on which the dielectric material layer 322L is formed, in the X direction and the Y direction. According to example embodiments, in step P160, a part of the dielectric material layer 322L on the active pattern 305 and the device isolation layer 302 may be inspected. According to example embodiments, in step P160, a part of the dielectric material layer 322L in the gate trench GT may not be inspected.
- (83) When the roughness of the dielectric material layer **322**L is outside of a certain range, electrical characteristics of a gate electrode (**320**, see FIG. **14**) to be subsequently formed may degrade.
- (84) Inspecting the dielectric material layer 322L may be performed by the method of inspecting a sample S, which has been described with reference to FIG. 2. More particularly, the roughness of the dielectric material layer 322L may be inspected by using the AFM 100, and if the roughness of the dielectric material layer 322L is abnormal, the tip 121 may be inspected by using the characterization sample CS. If the tip 121 is normal, it may be determined that a process of forming the dielectric material layer 322L is faulty. If the tip 121 is abnormal, the probe 120 may be replaced, and then, the roughness of the dielectric material layer 322L may be inspected again. (85) Inspecting the tip 121 may include measuring the sharpness of the tip 121 by using the third characterization pattern (CP3, see FIG. 5) of the characterization sample CS. However, the inventive concept is not limited thereto, and the tip 121 may be inspected by using the first and second characterization patterns (CP1 and CP2, see FIGS. 3A and 4).
- (86) Next, referring to FIGS. **7** and **12**, a gate conductive material layer **324**L may be formed in step P**170**.
- (87) The gate conductive material layer **324**L may fill a remaining portion of the gate trench GT on the dielectric material layer **322**L. The gate conductive material layer **324**L may be formed by, for example, an atomic layer deposition (ALD) process, a sputtering process, or the like using a metal and/or metal nitride. The gate conductive material layer **324**L may include or may be formed of, for example, a material having a good step coverage, such as tungsten (W).
- (88) Next, referring to FIGS. **7**, **12**, and **13**, a gate dielectric pattern **322** and a gate conductive pattern **324** may be formed in step P**180**.
- (89) The gate dielectric pattern **322** and the gate conductive pattern **324** may be formed by planarizing the dielectric material layer **322**L and the gate conductive material layer **324**L through a CMP process so that the upper surface of the active pattern **305** is exposed and removing, through an etching process, a portion of the dielectric material layer **322**L and the gate conductive material layer **324**L formed inside the gate trench GT. The gate dielectric pattern **322** and the gate conductive pattern **324** may fill a lower part of the gate trench GT.
- (90) Next, the gate conductive pattern **324** may be inspected in step P**190**.

- (91) The gate conductive pattern **324** may be inspected by using the AFM **100**. Inspecting the gate conductive pattern **324** may include measuring the roughness of an upper surface of the gate conductive pattern **324**. As a non-limiting example, the roughness of the upper surface of the gate conductive pattern **324** may be measured by scanning, by using the AFM **100**, an inspection mark formed outside a device area shown in FIG. **13**.
- (92) The inspection mark may be formed on, for example, a scribe lane that is a region for separating a plurality of chips formed on the substrate **300**. The inspection mark may include the same material as the gate conductive pattern **324**. The inspection mark may be formed by the same process as a process of forming the gate conductive pattern **324**. The inspection mark may be formed substantially at the same time as the gate conductive pattern **324** is formed.
- (93) A grain size of a conductive material constituting the gate conductive pattern **324** may be determined from the roughness of the upper surface of the gate conductive pattern **324**. That is, electrical characteristics of the gate conductive pattern **324** may be determined by inspecting the roughness of the upper surface of the gate conductive pattern **324**.
- (94) Inspecting the gate conductive pattern **324** may be performed by the method of inspecting a sample S, which has been described with reference to FIG. **2**. More particularly, the roughness of the inspection mark for measuring the roughness of the upper surface of the gate conductive pattern **324** above the substrate **300** may be measured by using the AFM **100**, and if the roughness of the inspection mark is out of a set range, the tip **121** may be inspected by using the characterization sample CS.
- (95) If the tip **121** is normal, it may be determined that a process of forming the gate conductive pattern **324** is faulty. If the tip **121** is abnormal, the probe **120** may be replaced, and then, the roughness of the inspection mark may be measured again.
- (96) Inspecting the tip **121** may include measuring the sharpness of the tip **121** by using the third characterization pattern (CP3, see FIG. 5) of the characterization sample CS. However, the inventive concept is not limited thereto, and the tip **121** may be inspected by using the first and second characterization patterns (CP1, CP2, see FIGS. **3**A and **4**).
- (97) Next, referring to FIGS. 7 and 14, a gate mask 326 may be formed in step P200.
- (98) A mask layer filling a remaining portion of the gate trench GT may be formed on the gate dielectric pattern **322** and the gate conductive pattern **324**, and then, the gate mask **326** may be formed by planarizing an upper part of the mask layer so that the upper surface of the active pattern **305** is exposed. According to some embodiments, the mask layer may be formed by a CVD process and include silicon nitride.
- (99) Accordingly, a word line structure **320** including a conformal gate dielectric pattern **322** covering the lower part of the gate trench GT, the gate conductive pattern **324** filling a space defined by the gate dielectric pattern **322**, and the gate mask **326** covering the gate dielectric pattern **322** and the gate conductive pattern **324** and filling an upper part of the gate trench (GT, see FIG. **10**A) may be formed.
- (100) According to an arrangement of the gate trenches (GT, see FIG. **10**A), a plurality of word line structures **320** extending in the Y direction may be formed by being separated from each other and aligned in the first direction (the X direction). Each of the plurality of word line structures **320** may be buried in the active pattern **305**. As described above, the upper part of the active pattern **305** may be divided into the center part (**305**C, see FIG. **10**B) between two word line structures **320** and the edge parts (**305**E, see FIG. **10**B) separated from the center part (**305**C, see FIG. **10**B) with each of plurality of word line structures **320** therebetween.
- (101) Next, a first impurity region **301** and a second impurity region **303** may be formed by performing an ion injection process on the upper part of the active pattern **305** adjacent to the plurality of word line structures **320**. According to some embodiments, the first impurity region **301** may be formed at the center part (**305**C, see FIG. **10**B) of the active pattern **305**, and the second impurity region **303** may be formed at the edge parts (**305**E, see FIG. **10**B) of the active

pattern **305**.

- (102) Next, referring to FIGS. **7** and **15**, a capping layer **330** and a first interlayer insulating layer **340** may be formed in step P**210**.
- (103) The capping layer **330** covering the active pattern **305** and the device isolation layer **302** may be formed, and the first interlayer insulating layer **340** may be formed on the capping layer **330**. According to some embodiments, the capping layer **330** and the first interlayer insulating layer **340** may include or may be formed of silicon nitride and silicon oxide, respectively. The capping layer **330** may function as an etching stop layer, which protects the active pattern **305** or the first and second impurity regions **301** and **303** in subsequent etching processes.
- (104) Next, referring to FIGS. 7 and 16, a groove GR may be formed in step P220.
- (105) The groove GR may penetrate through the first interlayer insulating layer **340** and the capping layer **330** in the Z direction and expose an upper surface of the first impurity region **301**. The groove GR may extend in a direction (the X direction of FIG. **10**A) that is perpendicular to an extension direction of the gate electrode **320**. Grooves GR may be separated from each other in the Y direction (see FIG. **10**A). A width of the groove GR in the Y direction (see FIG. **10**A) may be within a range of about 10 nm to about 100 nm. A depth of the groove GR may be within a range of about 50 nm to about 150 nm.
- (106) According to some embodiments, a portion of the first impurity region **301** may be removed by an etching process of forming the groove GR. Accordingly, a level difference may occur between the first and second impurity regions **301** and **303**, and a bridge or short circuit between a bit line structure (**350**, see FIG. **18**) and a conductive contact (**370**, see FIG. **20**) formed in subsequent processes may be prevented.
- (107) Next, referring to FIGS. **1**, **7**, and **16**, the groove GR may be inspected in step P**230**. (108) The groove GR may be inspected by using the AFM **100**. Inspecting the groove GR may include inspecting the depth of the groove GR. The AFM **100** may inspect the groove GR by scanning the substrate **300**, above which the groove GR is formed, in the X direction and the Y direction.
- (109) When the depth of the groove GR is excessively small, there may occur an open fault that an upper surface of the first impurity region **301** is not exposed by the groove GR. When the depth of the groove GR is excessively large, an operation characteristic of the BCAT may degrade. (110) Inspecting the groove GR may be performed by the method of inspecting a sample S, which has been described with reference to FIG. **2.** More particularly, the depth of the groove GR above
- the substrate **300** may be inspected by using the AFM **100**, and if the depth of the groove GR is abnormal, the tip **121** may be inspected by using the characterization sample CS. If the tip **121** is normal, it may be determined that a process of forming the groove GR is faulty. If the tip **121** is abnormal, the probe **120** may be replaced, and then, the depth of the groove GR may be inspected again.
- (111) Inspecting the tip **121** may include measuring a width of the tip **121** at the second height H2 by using the second characterization pattern (CP2, see FIG. 4) of the characterization sample CS. However, the inventive concept is not limited thereto, and the tip **121** may be inspected by using the first and third characterization patterns (CP1 and CP3, see FIGS. 3A and 5).
- (112) Next, referring to FIGS. 7, 17 and 18, the bit line structure 350 may be formed in step P240.
- (113) More particularly, referring to FIG. **17**, a first conductive layer **351**L filling the groove (GR, see FIG. **16**) may be formed on the first interlayer insulating layer **340**. A barrier conductive layer **353**L and a second conductive layer **355**L may be formed on the first conductive layer **351**L. A mask pattern **357** may be formed on the second conductive layer **355**L.
- (114) According to some embodiments, the first conductive layer **351**L may include or may be formed of doped polysilicon. According to some embodiments, the barrier conductive layer **353**L may include or may be formed of metal nitride or metal silicide nitride. According to some embodiments, the second conductive layer **355**L may include or may be formed of a metal material.

- According to some embodiments, the first conductive layer **351**L, the barrier conductive layer **353**L, and the second conductive layer **355**L may be formed by a sputtering process, a physical vapor deposition (PVD) process, an ALD process, or the like.
- (115) The mask pattern **357** may include silicon nitride and have a line shape extending in the X direction (see FIG. **10**A). According to some embodiments, a width (e.g., a width in the first direction) of the mask pattern **357** may be less than a width of the groove GR.
- (116) Referring to FIGS. **17** and **18**, the second conductive layer **355**L, the barrier conductive layer **353**L, and the first conductive layer **351**L may be etched by using the mask pattern **357** as an etching mask. Accordingly, a first conductive pattern **351**, a barrier conductive pattern **353**, and a second conductive pattern **355** sequentially stacked on the first impurity region **301** may be formed. (117) The first conductive pattern **351**, the barrier conductive pattern **353**, the second conductive pattern **355**, and the mask pattern **357** may constitute the bit line structure **350**. The bit line structure **350** may extend in the Y direction (see FIG. **10**A) on the first impurity region **301**. According to some embodiments, the bit line structure **350** may have a less width than the groove (GR, see FIG. **16**). Therefore, a side wall of the bit line structure **350** may be separated from a side
- wall of the groove (GR, see FIG. **16**). (118) Referring to FIG. **19**, a spacer **358** may be formed on the side wall of the bit line structure **350**. The spacer **358** may include or may be formed of silicon nitride. According to example embodiments, a conformal material layer covering the bit line structure **350** may be formed on the first interlayer insulating layer **340**, and the spacer **358** may be formed by anisotropically etching
- (119) Next, a second interlayer insulating layer **360** covering the bit line structure **350** may be formed on the first interlayer insulating layer **340**. According to some embodiments, the second interlayer insulating layer **360** may fill a remaining portion of the groove (GR, see FIG. **16**), which is not filled with the bit line structure **350**.
- (120) According to some embodiments, an upper part of the second interlayer insulating layer **360** may be planarized by a CMP process to expose an upper surface of the mask pattern **357**. According to some embodiments, similarly to the first interlayer insulating layer **340**, the second interlayer insulating layer **360** may include or may be formed of silicon oxide.
- (121) Next, referring to FIG. **20**, conductive contacts **370** each connected to the second impurity region **303** by penetrating through the second interlayer insulating layer **360**, the first interlayer insulating layer **340**, and the capping layer **330** may be formed. The conductive contacts **370** may have a pillar shape extending in a vertical direction (i.e., the Z direction). The conductive contacts **370** may include or may be formed of, for example, a metal, such as copper, W, or aluminum, or a conductive material, such as metal nitride, doped polysilicon, or metal silicide.
- (122) According to some embodiments, the conductive contacts **370** may be formed by forming contact holes penetrating into the second impurity region **303**, providing a conductive material layer to fill the contact holes through an ALD process, a CVD process, a sputtering process, or the like, and then planarizing an upper part of the conductive material layer through a CMP process so that the upper surface of the mask pattern **357** is exposed. According to some embodiments, a barrier conductive layer including titanium, titanium nitride, or the like may be further provided between the conductive contacts **370** and the second interlayer insulating layer **360**.
- (123) Next, a DRAM including the BCAT may be provided by sequentially performing a storage node forming process and a plate electrode forming process.
- (124) While the inventive concept has been particularly shown and described with reference to embodiments thereof, it will be understood that various changes in form and details may be made therein without departing from the spirit and scope of the following claims.

# **Claims**

the material layer.

- 1. A method of operating an atomic force microscope (AFM), the method comprising: inspecting a sample by using the AFM; and inspecting a tip of a probe of the AFM by using a characterization sample, wherein the characterization sample comprises: a first characterization pattern that includes a line and space pattern of a first height; a second characterization pattern that includes a line and space pattern of a second height that is lower than the first height; and a third characterization pattern that includes a line and space pattern of a third height that is lower than the second height, and includes a rough surface.
- 2. The method of claim 1, wherein the first height is within a range of 100 nm to 250 nm.
- 3. The method of claim 1, wherein the second height is within a range of 50 nm to 150 nm.
- 4. The method of claim 1, wherein a root mean square surface roughness of the rough surface of the third characterization pattern is within a range of 0.5 nm to 1.5 nm.
- 5. The method of claim 1, wherein the first characterization pattern is used to measure a width of the tip at the first height, and the second characterization pattern is used to measure a width of the tip at the second height.
- 6. The method of claim 1, wherein the third characterization pattern is used to measure a sharpness of the tip.
- 7. The method of claim 1, wherein inspecting the tip comprises scanning only some selected from among the first to third characterization patterns, based on an inspection result of the sample.
- 8. The method of claim 1, wherein inspecting the tip comprises sequentially scanning the first to third characterization patterns.