# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12389652

August 12, 2025

Tsai; Han-Yu et al.

# Method of manufacturing a semiconductor device and a semiconductor device

#### Abstract

A method of manufacturing a semiconductor device includes forming a fin structure including a stacked layer of first semiconductor layers and second semiconductor layers disposed over a bottom fin structure and a hard mask layer over the stacked layer, forming an isolation insulating layer so that the hard mask layer and the stacked layer are exposed from the isolation insulating layer, forming a sacrificial cladding layer over at least sidewalls of the exposed hard mask layer and stacked layer, forming layers of a first dielectric layer and an insertion layer over the sacrificial cladding layer and the fin structure, performing an annealing operation to convert a portion of the layers of the first dielectric layer and the insertion layer from an amorphous form to a crystalline form, and removing the remaining amorphous portion of the layers of the first dielectric layer and the insertion layer to form a recess.

Inventors: Tsai; Han-Yu (Hsinchu, TW), Liu; Yi-Hsiu (Taipei, TW), Lin; You-Ting (Miaoli

County, TW), Chang; Chih-Chung (Mingjian Township, TW)

Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.

(Hsinchu, TW)

Family ID: 1000008750502

Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.

(Hsinchu, TW)

Appl. No.: 17/587805

**Filed: January 28, 2022** 

#### **Prior Publication Data**

**Document Identifier**US 20230027567 A1

Publication Date
Jan. 26, 2023

## **Related U.S. Application Data**

us-provisional-application US 63225339 20210723

#### **Publication Classification**

Int. Cl.: H10D64/01 (20250101); H01L21/3115 (20060101); H10D30/67 (20250101);

**H10D62/10** (20250101)

U.S. Cl.:

CPC **H10D64/015** (20250101); **H01L21/31155** (20130101); **H10D30/6735** (20250101);

**H10D30/6757** (20250101); **H10D62/118** (20250101);

#### **Field of Classification Search**

**CPC:** H01L (29/6653); H01L (29/0665); H01L (29/42392); H01L (29/78696); H01L

(21/31155); H10D (64/015); H10D (30/6757); H10D (30/6735); H10D (62/118)

#### **References Cited**

#### U.S. PATENT DOCUMENTS

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC          |
|--------------|--------------------|----------------------|----------|--------------|
| 7034369      | 12/2005            | Arikado et al.       | N/A      | N/A          |
| 7808051      | 12/2009            | Hou et al.           | N/A      | N/A          |
| 9372954      | 12/2015            | Zhang et al.         | N/A      | N/A          |
| 10074668     | 12/2017            | Ching et al.         | N/A      | N/A          |
| 10388771     | 12/2018            | Lin et al.           | N/A      | N/A          |
| 10535654     | 12/2019            | Tsai et al.          | N/A      | N/A          |
| 2019/0164741 | 12/2018            | Wen et al.           | N/A      | N/A          |
| 2020/0035811 | 12/2019            | Huang                | N/A      | H01L 21/0262 |
| 2021/0175126 | 12/2020            | Wu et al.            | N/A      | N/A          |
| 2021/0202714 | 12/2020            | Yu et al.            | N/A      | N/A          |

Primary Examiner: Karimy; Timor

Attorney, Agent or Firm: STUDEBAKER BRACKETT PLLC

# **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATIONS (1) This application claims priority to U.S. Provisional Patent Application No. 63/225,339 filed on Jul. 23, 2021, the entire contents of which are incorporated herein by reference.

#### **BACKGROUND**

(1) As the semiconductor industry has progressed into nanometer technology process nodes in pursuit of higher device density, higher performance, and lower costs, challenges from both fabrication and design issues have resulted in the development of three-dimensional designs, such

as a multi-gate field effect transistor (FET), including a fin FET (Fin FET) and a gate-all-around (GAA) FET.

## **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
- (2) FIGS. **1**A, **1**B, **2**A, **2**B, **3**, **4**, **5**, **6**, **7**, and **8** show cross sectional views of various stages of manufacturing a semiconductor device according to embodiments of the disclosure.
- (3) FIGS. **9**A, **9**B, **9**C, and **9**D show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the disclosure.
- (4) FIGS. **10**A, **10**B and **10**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (5) FIGS. **11**A, **11**B and **11**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (6) FIGS. **12**A, **12**B and **12**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (7) FIGS. **13**A, **13**B, **13**C and **13**D show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (8) FIG. **14** illustrates the third dielectric layers and the oxide insertion layers of FIG. **13**A in relative detail.
- (9) FIG. **15**A illustrates the third dielectric layers and the oxide insertion layers after the annealing operation and FIG. **15**B illustrates a concavity in the third dielectric layers after the etching operation.
- (10) FIG. **16** illustrates the semiconductor device of FIG. **13**D after the etching operation.
- (11) FIGS. **17**A, **17**B, **17**C and **17**D show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (12) FIGS. **18**A, **18**B and **18**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (13) FIGS. **19**A, **19**B and **19**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (14) FIGS. **20**A, **20**B and **20**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (15) FIGS. **21**A, **21**B and **21**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (16) FIGS. **22**A, **22**B and **22**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (17) FIGS. **23**A, **23**B and **23**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (18) FIGS. **24**A, **24**B and **24**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (19) FIGS. **25**A, **25**B and **25**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.
- (20) FIGS. **26**A, **26**B and **26**C show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure.

- (21) FIGS. **27**A, **27**B, **27**C, **27**D, **27**E and **27**F show various views of one of the various stages of manufacturing a fin FET device according to an embodiment of the present disclosure. DETAILED DESCRIPTION
- (22) It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific embodiments or examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, dimensions of elements are not limited to the disclosed range or values, but may depend upon process conditions and/or desired properties of the device. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for simplicity and clarity.
- (23) Further, spatially relative terms, such as "beneath," "below," "lower," "above," "upper" and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly. In addition, the term "being made of" may mean either "comprising" or "consisting of." In the present disclosure, a phrase "one of A, B and C" means "A, B and/or C" (A, B, C, A and B, A and C, B and C, or A, B and C), and does not mean one element from A, one element from B and one element from C, unless otherwise described.
- (24) Fin field effect transistors (Fin FETs) are non-planar, multi-gate transistors having "fins" that perpendicularly extend from the gate and form the source and the drain of the transistor. Multiple Fin FETs may be coupled to one another to provide an integrated circuit device. One of the factors that determine device performance of a fin FET (Fin FET), or similar devices, is a capacitance between adjacent fins. An increase in the parasitic capacitance degrades circuit speed, and thereby reduce device performance
- (25) In this disclosure, a source/drain refers to a source and/or a drain. It is noted that in the present disclosure, a source and a drain are interchangeably used and the structures thereof are substantially the same.
- (26) FIGS. **1-9**D show various stages of manufacturing a semiconductor FET device according to an embodiment of the present disclosure. It is understood that additional operations can be provided before, during, and after processes shown by FIGS. **1-9**D, and some of the operations described below can be replaced or eliminated, for additional embodiments of the method. The order of the operations/processes may be interchangeable.
- (27) As shown in FIG. **1**A, first semiconductor layers **20** and second semiconductor layers **25** are alternately formed over a semiconductor substrate **10**. In some embodiments, the semiconductor substrate **10** is a crystalline Si substrate. In other embodiments, the substrate **10** includes another elementary semiconductor, such as germanium; a compound semiconductor including Group IV-IV compound semiconductors such as SiC and SiGe, Group III-V compound semiconductors such as GaAs, GaP, GaN, InP, InAs, InSb, GaAsP, AlGaN, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. In one embodiment, the substrate **10** is a silicon layer of an SOI (silicon-on insulator) substrate.
- (28) The first semiconductor layers **20** and the second semiconductor layers **25** are made of materials having different lattice constants, and may include one or more layers of Si, Ge, SiGe, GaAs, InSb, GaP, GaSb, InAlAs, InGaAs, GaSbP, GaAsSb or InP. In some embodiments, the first semiconductor layers **20** and the second semiconductor layers **25** are made of Si, a Si compound,

- SiGe, Ge or a Ge compound. In one embodiment, the first semiconductor layers **20** are Si.sub.1-xGe.sub.x, where x is equal to or more than about 0.2 and equal to or less than about 0.6, and the second semiconductor layers **25** are Si or Si.sub.1-yGe.sub.y, where y is smaller than x and equal to or less than about 0.1. In this disclosure, an "M" compound" or an "M based compound" means the majority of the compound is M.
- (29) The thickness of the first semiconductor layers **20** may be equal to or smaller than that of the second semiconductor layers **25**, and is in a range from about 4 nm to about 30 nm in some embodiments, and is in a range from about 5 nm to about 20 nm in other embodiments. The thickness of the second semiconductor layers **25** is in a range from about 4 nm to about 30 nm in some embodiments, and is in a range from about 5 nm to about 20 nm in other embodiments. The thicknesses of the first semiconductor layers **20** may be the same as, or different from each other and the thicknesses of the second semiconductor layers **25** may be the same as, or different from each other. Although three first semiconductor layers **20** and three second semiconductor layers **25** are shown in FIG. **1**A, the numbers are not limited to three, and are 1, 2 or more than 3, and less than 10 in some embodiments.
- (30) Moreover, in some embodiments, a top semiconductor layer 24 is epitaxially formed over the stacked structure of the first semiconductor layers 20 and the second semiconductor layers 25. In some embodiments, the top semiconductor layers 24 are Si.sub.1-zGe.sub.z, where z is equal to or more than about 0.2 and equal to or less than about 0.7. In some embodiments, z=x. The thickness of the top semiconductor layer 24 is greater than that of each of the first semiconductor layers 20 and the second semiconductor layers 25. In some embodiments, the thickness of the top semiconductor layer 24 is in a range from about 10 nm to about 100 nm, and is in a range from about 20 nm to about 50 nm in other embodiments. Further, in some embodiments, a cap semiconductor layer 26 made of a different material than the top semiconductor layer 24 is epitaxially formed on the top semiconductor layer 24. In some embodiments, the cap semiconductor layer is made of Si and has a thickness in a range from about 0.5 nm to about 10 nm. The cap semiconductor layer 26 is used to control Ge out-diffusion from the top semiconductor layer 24, and to maintain the quality of the surface of the top semiconductor layer 24 during a chemical mechanical polishing (CMP) process subsequently performed.
- (31) Further, a hard mask layer **15** including one or more layers of an insulating material or an amorphous semiconductor material (e.g., a-Si) is formed over the cap semiconductor layer **26**. In some embodiments, the hard mask layer **15** includes a first hard mask layer **15**A and a second hard mask layer **15**B. In some embodiments, the first hard mask layer **15**A is silicon oxide having a thickness in a range from 1 nm to about 20 nm and the second hard mask layer **15**B is silicon nitride having a thickness in a range from about 10 nm to about 100 nm.
- (32) After the stacked layers as shown in FIG. 1A are formed, fin structures are formed by using one or more lithography and etching operations, as shown in FIG. 2A. The fin structures may be patterned by any suitable method. For example, the fin structures may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and selfaligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the hard mask layer 15. By using the patterned hard mask layer as an etching mask, the stacked semiconductor layers are patterned into fin structures 29 as shown in FIG. 2A. In some embodiments, the top semiconductor layer 24 and the cap semiconductor layer 26 are part of the hard mask layer and an etch stop layer for a CMP process subsequently performed.

  (33) In FIG. 2A, the fin structures 29 extend in the Y direction and are arranged in the X direction.

- The number of the fin structures is not limited to two as shown in FIG. 2A, and may be as small as one and three or more. In some embodiments, one or more dummy fin structures are formed on both sides of the fin structures 29 to improve pattern fidelity in the patterning operations. As shown in FIG. 2A, the alternate stack of the first and second semiconductor layers is disposed on a bottom fin structure 23.
- (34) The width of the upper portion of the fin structure **29** along the Y direction is in a range from about 5 nm to about 40 nm in some embodiments, and is in a range from about 10 nm to about 30 nm in other embodiments.
- (35) In some embodiments, a first bottom semiconductor layer 22A is epitaxially formed on a semiconductor substrate **10** before the alternate stack of the first and second semiconductor layers are formed. The first bottom semiconductor layer 22A is made of different material than the substrate **10**. When the substrate **10** is a Si substrate, the first bottom semiconductor layer **22**A includes SiGe, where a Ge content is about 10 atomic % to about 60 atomic % (Si.sub.0.9Ge.sub.0.1—Si.sub.0.4Ge.sub.0.6) in some embodiments. The thickness of the first bottom semiconductor layer **22**A is in a range from about 4 nm to about 30 nm in some embodiments, and is in a range from about 5 nm to about 25 nm in other embodiments. (36) Further, a second bottom semiconductor layer **22**B is epitaxially formed over the first bottom semiconductor layer **22**A. The second bottom semiconductor layer **22**B is made of different material than the first bottom semiconductor layer **22**A. When the first bottom semiconductor layer **22**A is made of SiGe, the second bottom semiconductor layer **22**B includes Si or SiGe, where a Ge content is smaller than the first bottom semiconductor layer **22**B and is more than 0 atomic % to about 10 atomic % in some embodiments. The thickness of the second bottom semiconductor layer **22**B is in a range from about 40 nm to about 200 nm in some embodiments, and is in a range from about 50 nm to about 150 nm in other embodiments.
- (37) Then, as shown in FIG. **1**B, the first semiconductor layers **20** and second semiconductor layers **25** are alternately formed over the second bottom semiconductor layer **22**B. Further similar to FIG. **2**A, the fin structures **29** are formed as shown in FIG. **2**B.
- (38) After the fin structures **29** are formed as shown in FIG. **2**A, one or more liner insulating layers **18** are formed over the fin structures **29**, and an insulating material layer **30** including one or more layers of insulating material is formed over the substrate so that the fin structures **29** with the liner layer **18** are fully embedded in the insulating layer **30**.
- (39) The insulating material for the liner layer 18 and the insulating layer 30 are the same or different from each other, and include one or more of silicon oxide, silicon nitride, silicon oxynitride (SiON), SiOCN, SiOC, SiCN, fluorine-doped silicate glass (FSG), or a low-k dielectric material. In some embodiments, the liner layer 18 is made of silicon oxide or silicon nitride, and the insulating layer 30 is made of silicon oxide. The insulating material is formed by LPCVD (low pressure chemical vapor deposition), plasma-enhanced CVD (PECVD), flowable CVD and/or atomic layer deposition (ALD). An anneal operation may be performed after the formation of the insulating layer 30. Then, a planarization operation, such as a chemical mechanical polishing (CMP) method and/or an etch-back method, is performed such that the upper surface of the hard mask layer 15 (the second hard mask layer 15B) is exposed from the insulating material layer 30, as shown in FIG. 3.
- (40) Then, as shown in FIG. **4**, the insulating material layer is recessed to form an isolation insulating layer **30** so that the upper portions of the fin structures **29** are exposed. With this operation, the fin structures **29** are separated from each other by the isolation insulating layer **30**, which is also called a shallow trench isolation (STI).
- (41) In some embodiments, the insulating material layer **30** is recessed until the upper portion of the bottom fin structure **23** is exposed. The first semiconductor layers **20** are sacrificial layers which are subsequently removed, and the second semiconductor layers **25** are subsequently formed into semiconductor wires or sheets (nano-bodies or nano-structures) as channel layers of a GAA

FET. In some embodiments, during or after the recess etching of the insulating layer **30**, the liner layer **18**, the hard mask layer **15** and the cap semiconductor layer **26** are removed, thereby exposing the top semiconductor layer **24**, as shown in FIG. **4**.

- (42) After the isolation insulating layer **30** is formed, a sacrificial cladding layer **35** is formed over the exposed portion of the fin structures **29**, as shown in FIG. **5**. The sacrificial cladding layer **35** includes one or more insulating materials or semiconductor materials. In some embodiments, the sacrificial cladding layer **35** includes amorphous or poly crystalline semiconductor material (e.g., Si, SiC, SiGe or Ge). In certain embodiments, the sacrificial cladding layer **35** is amorphous SiGe, having a Ge concentration in a range from about 20 atomic % to about 40 atomic %. In some embodiments, the Ge concentration of the sacrificial cladding layer **35** is the same as or similar to (difference within  $\pm 5\%$ ) the Ge concentration of the first semiconductor layer **20**. In some embodiments, the thickness of the sacrificial cladding layer **35** is in a range from about 5 nm to about 50 nm. If the thickness of the sacrificial cladding layer **35** is smaller than this range, a space for a metal gate formation is too small and some of the layers of the metal gate structure would not be properly formed. If the thickness of the sacrificial cladding layer **35** is larger than this range, electrical separation between adjacent fin structures would be insufficient. In some embodiments, before forming the sacrificial cladding layer **35**, a thin semiconductor layer is formed over the exposed portion of the fin structures **29**. In some embodiments, the thin semiconductor layer is non-doped Si. In some embodiments, the non-doped Si is crystalline Si. In some embodiments, the thickness of the thin semiconductor layer is in a range from about 2 nm to about 3 nm. The sacrificial cladding layer **35** is conformally formed by CVD or ALD in some embodiments. The deposition temperature of the sacrificial cladding layer **35** is less than or similar to the deposition temperature of the first semiconductor layers 20, in some embodiments. In some embodiments, the deposition temperature of the sacrificial cladding layer **35** is in a range from about 500° C. to 650° C. The source gas includes a mixture of SiH.sub.4, GeH.sub.4, and HCl with H.sub.2 or N.sub.2 as a carrier gas. The sacrificial cladding layer **35** controls stress in the isolation area. (43) Then, as shown in FIG. **6**, one or more etch-back operations are performed to remove
- (43) Then, as shown in FIG. **6**, one or more etch-back operations are performed to remove horizontal portions of the sacrificial cladding layer **35** so as to expose the upper surface of the top semiconductor layer **24** and the upper surface of the isolation insulating layer **30**. In some embodiments, after the deposition-etching operation, a wet cleaning process to remove residuals is performed.
- (44) Subsequently, a first dielectric layer **40** is formed over the fin structures, and a second dielectric layer **45** is formed over the first dielectric layer **40** such that the fin structures are fully embedded in the second dielectric layer **45**, as shown in FIG. **7**. The first dielectric layer **40** includes one or more layers of insulating materials such as silicon oxide, silicon oxynitride, silicon nitride, SiOC, SiCN or SiOCN, formed by LPCVD (low pressure chemical vapor deposition), plasma-CVD or atomic layer deposition (ALD), or any other suitable film formation method. In certain embodiments, SiCN or SiOCN is used as the first dielectric layer **40**. In some embodiments, as shown in FIG. **7**, the first dielectric layer **40** is conformally formed over the fin structures such that a space is formed between adjacent fin structures. The thickness of the first dielectric layer **40** is in a range of about 2.5 nm to about 20 nm in some embodiments, and is in a range from about 5 nm to about 10 nm in other embodiments.
- (45) The material of the second dielectric layer **45** is different from the material of the first dielectric layer **40**. In some embodiments, the second dielectric layer **45** includes one or more layers of insulating materials such as silicon oxide, silicon oxynitride, silicon nitride, SiOC, SiCN or SiOCN formed by LPCVD, plasma-CVD or ALD, or any other suitable film formation method. In some embodiments, the second dielectric layer **45** is made of silicon nitride or silicon oxide. In some embodiments, the second dielectric layer **45** includes a first layer and a second layer. The first layer is silicon oxide formed by, for example, a flowable CVD process followed by a thermal annealing process at 400° C. to 800° C. in an inert gas ambient. The second layer is also silicon

oxide formed by a plasma CVD process. The thickness of the second dielectric layer **45** is in a range of about 60 nm to about 500 nm in some embodiments. As shown in FIG. **7**, the second dielectric layer **45** fully fills the space between adjacent fin structures, in some embodiments. In other embodiments, a void is formed in the bottom part of the space. In some embodiments, one or more additional dielectric layers are formed between the first dielectric layer **40** and the second dielectric layer **45**.

- (46) After the second dielectric layer **45** is formed, a planarization operation, such as an etch-back process or a chemical mechanical polishing (CMP) process, is performed to planarize the second dielectric layer **45** and to expose the upper surface of the top semiconductor layer **24**. In some embodiments, the top semiconductor layer **24** is slightly etched by about 5 nm to about 10 nm. Further, one or more additional etch-back operations are performed to recess the second dielectric layer **45** as shown in FIG. **8**. The second dielectric layer **45** is recessed to a level substantially equal (within  $\pm 5$  nm) to the interface between the top semiconductor layer **24** and the uppermost one of the second semiconductor layers **25**. In some embodiments, subsequently, the first dielectric layer **40** is further trimmed (etched) to expose a part of the sacrificial cladding layer **35**.
- (47) Next, multiple layers including a third dielectric layer **50** and an oxide insertion layer **51** in an alternating order are formed (stacked) on the recessed second dielectric layer **45**. FIG. **9**A is a cross sectional view along the X direction, FIG. **9**B is a cross sectional view along the Y direction corresponding to line Y**1**-Y**1** of FIG. **9**A, and FIG. **9**C is a cross sectional view along the Y direction corresponding to line Y**2**-Y**2** of FIG. **9**A.
- (48) The material of the third dielectric layer **50** is different from the materials of the first dielectric layer **40** and the second dielectric layer **45**. In some embodiments, the third dielectric layer **50** includes a material having a lower etching rate than the second dielectric layer against a polysilicon or an amorphous SiGe etching. In some embodiments, the third dielectric layer **50** includes a high-k dielectric material. In some embodiments, the third dielectric layer **50** includes a dielectric material having a higher dielectric constant (k) than the second dielectric layer **45** and/or the first dielectric layer **40**.
- (49) In some embodiments, the third dielectric layer 50 includes one or more of hafnium oxide (e.g., HfO.sub.x,  $0 < x \le 2$ ), hafnium oxide doped with one or more other elements (e.g., HfSiO, HfSiON, HfTaO, HfSiO or HfZrO), zirconium oxide, aluminum oxide, titanium oxide, and a hafnium dioxide-alumina (HfO.sub.2—Al.sub.2O.sub.3) alloy. In some embodiments, the oxide insertion layer 51 includes silicon-based oxide (SiO.sub.2). In other embodiments, the oxide insertion layer 51 includes silicon-based oxide, silicon-based nitride, silicon-based carbide, or metal-based oxide, metal-based nitride, and metal-based carbide.
- (50) In some embodiments, the third dielectric layer **50** includes a lower layer on the second dielectric layer **45** and an upper layer, with the oxide insertion layer **51** therebetween. The third dielectric layer **50** can be formed by LPCVD, plasma-CVD or ALD, or any other suitable film formation method. As shown in FIG. **9**A, the third dielectric layer **50** fully fills the space between adjacent fin structures. After the third dielectric layer **50** is formed to fully cover the fin structures, a planarization operation, such as an etch-back process or a CMP process, is performed to planarize the upper surface of the third dielectric layer **40** to expose the upper surface of the top semiconductor layer **24**, as shown in FIG. **9**D. In some embodiments, the thickness of the third dielectric layer **50** remaining on the top semiconductor layer **24** is in a range from about 5 nm to about 100 nm, the width of the third dielectric layer **50** at the top thereof is in a range from about 10 nm to about 80 nm, depending on device and/or process requirements. Accordingly, a wall fin structure (a dummy fin structure) is formed by layers **40**, **45** and **50** between adjacent fin structures. (51) In some embodiments, the second dielectric layer **45** is omitted and the dielectric layers **50** and the oxide insertion layers **51** are formed on the first dielectric layer **40**. In other embodiments, the first dielectric layer **40** and the second dielectric layer **45** are both omitted, and the dielectric layers **50** and the oxide insertion layers **51** are formed on the isolation insulating layer **30**.

- (52) In some embodiments, the separation between the adjacent fins is about 20 nm to about 300 nm. In some embodiments, the thickness of the dielectric layer **50** is in a range from about 4 nm to about 10 nm. In some embodiments, the thickness of the oxide insertion layer **51** is in a range from about 0.5 nm to about 1 nm.
- (53) Then, as shown in FIGS. **10**A-**10**C, the top semiconductor layer **24** is removed by one or more dry or wet etching operations. In FIGS. **10**A-**10**C to **21**A-**21**C, the "B" figures are cross sectional views along the Y direction corresponding to line Y**1**-Y**1** of the "A" figures, and the "C" figures are cross sectional view along the Y direction corresponding to line Y**2**-Y**2** of the "A" figures. As shown in FIG. **10**A, a groove having sidewalls formed by the cladding layers **35** is formed. After the top semiconductor layer **24** is removed, a sacrificial gate dielectric layer **62** is formed on the uppermost one of the second semiconductor layers **25**, the sidewalls of the first dielectric layer, and on the third dielectric layer **50** as shown in FIGS. **10**A-**10**C. The sacrificial gate dielectric layer **62** includes one or more layers of insulating material, such as a silicon oxide-based material. In one embodiment, silicon oxide formed by CVD is used. The thickness of the sacrificial gate dielectric layer **62** is in a range from about 1 nm to about 5 nm in some embodiments.
- (54) Further, as shown in FIGS. 11A-11C, a sacrificial (dummy) gate electrode layer 64 is formed, and a hard mask layer 66 is formed on the sacrificial gate electrode layer 64. The sacrificial gate electrode layer 64 is blanket deposited on the sacrificial gate dielectric layer 62 and over the third dielectric layer 50, such that the third dielectric layer 50 is fully embedded in the sacrificial gate electrode layer 64. The sacrificial gate electrode layer 64 includes silicon, such as polycrystalline silicon or amorphous silicon. The thickness of the sacrificial gate electrode layer 64 is in a range from about 100 nm to about 200 nm in some embodiments. In some embodiments, the sacrificial gate electrode layer is subjected to a planarization operation. The sacrificial gate dielectric layer and the sacrificial gate electrode layer are deposited using CVD, including LPCVD and PECVD, PVD, ALD, or other suitable process. Subsequently, the hard mask layer 66 is formed over the sacrificial gate electrode layer. The hard mask layer 66 includes one or more layers of silicon nitride layer or silicon oxide.
- (55) Next, a patterning operation is performed on the hard mask layer **66** and the sacrificial gate electrode layer **64** is patterned into sacrificial gate electrodes, as shown in FIGS. **12**A-**12**C. In some embodiments, the width of the sacrificial gate electrode **64** is in a range from about 5 nm to about 30 nm and is in a range from about 10 nm to about 20 nm. Two or more sacrificial gate electrodes are arranged in the Y direction in some embodiments. In certain embodiments, one or more dummy sacrificial gate electrodes are formed on both sides of the sacrificial gate electrodes to improve pattern fidelity.
- (56) Further, sidewall spacers **65** are formed over the sacrificial gate electrodes **64**, as shown in FIG. **13A-13**C. One or more insulating layers are deposited in a conformal manner to have substantially equal thicknesses on vertical surfaces, such as the sidewalls, horizontal surfaces, and the top of the sacrificial gate electrode and the sidewalls by the first dielectric layer **40**, respectively. Then, by using anisotropic etching, the sidewall spacers **65** are formed. In some embodiments, the sidewall spacer has a thickness in a range from about 3 nm to about 20 nm. The sidewall spacers **65** include one or more of silicon nitride, SiON, SiCN, SiCO, SiOCN or any other suitable dielectric material. In some embodiments, since the height of the third dielectric layer **50** is much smaller than the height of the sacrificial gate electrode layer **64** with the hard mask layer, the thickness of the sidewall spacers on sidewalls of the first dielectric layer which is on the third dielectric layer **50** is smaller than the thickness of the sidewall spacers on the sacrificial gate electrode **64**, or no sidewall spacer is formed on sidewalls of the first dielectric layer which is on the third dielectric layer **50** as shown in FIG. **13**D.
- (57) In order to reduce the capacitance, an annealing operation is performed to convert the third dielectric layers **50** and the oxide insertion layers **51** from an amorphous form to crystalline form. The annealing is performed at a temperature of about 800° C. to about 1000° C. for about 1 sec to

about 60 sec in an inert gas ambient, such as an O.sub.2 N.sub.2, Ar or He ambient, in some embodiments. In some embodiments, the degree of crystallization of the third dielectric layers 50 is determined based on the annealing temperature and concentration of the inert ambient gas. (58) In some other embodiments, the degree of crystallization is determined based on the thickness of the third dielectric layer **50**. In some embodiments, the third dielectric layer **50** having a thickness about 3 nm or greater turns crystalline. The third dielectric layer **50** having a thickness less than about 3 nm remains amorphous. In some embodiments, Nanobeam Beam Diffraction (NBD) is used to determine the crystalline and amorphous portions of the third dielectric layers **50**. (59) After the annealing operation, an etching operation is performed to remove the amorphous third dielectric layers **50**. The crystalline and amorphous third dielectric layers **50** have different etching rates, and as a result, in an etching operation, the amorphous third dielectric layers **50** is removed while the crystalline portion is retained. The third dielectric layers **50** can be selectively etched by isotropic etching, such as wet etching. A wet etchant includes a mixed solution of H.sub.2O.sub.2, CH.sub.3COOH and HF, followed by H.sub.2O cleaning in some embodiments. In some embodiments, the etching by the mixed solution and cleaning by water is repeated 10 to 20 times. The etching time using the mixed solution is in a range from about 1 min to about 2 min in some embodiments. The mixed solution is used at a temperature in a range from about 60° C. to about 90° C. in some embodiments.

- (60) In some embodiments, the etching operation includes a plasma etching operation using a source gas including carbon and fluorine atoms. In some embodiments, the source gas is a mixture of C.sub.4F.sub.6 and CHF.sub.3. Etching the amorphous third dielectric layers **50** creates a concavity (recess).
- (61) FIG. **14** illustrates the third dielectric layers **50** and the oxide insertion layers **51** of FIG. **13**A in relative detail. The dielectric layer **50** has a crystalline structure and the dielectric layer **53** has an amorphous structure. As illustrated, the dielectric layer **50** forms a "shell" around the dielectric layer **53**. For the sake of explanation and clarity of illustration, the first dielectric layer **40** and the second dielectric layer **45** are both omitted in FIG. **14**.
- (62) FIG. **15**A illustrates the third dielectric layers **50** and the oxide insertion layers **51** after the annealing operation and FIG. **15**B illustrates a concavity in the third dielectric layers after the etching operation. As illustrated in FIG. **15**A, the annealing operation results in a crystalline shell **164** and an amorphous core **162**, each including third dielectric layers **50** and oxide insertion layers **51**. The general boundary between the crystalline shell **164** and the amorphous core **162** is indicated by the dashed line **165**. As illustrated in FIG. **15**B, after the etching operation removes the amorphous core **162**, a concavity **71** is obtained. The concavity **71** is surrounded by (or otherwise defined by) the crystalline shell **164**. FIG. **16** illustrates the semiconductor device of FIG. **13**D after the etching operation. The shape of the concavity **71** reduces metal gate capacitance due to the presence of the third dielectric layer **50** (e.g., including hafnium oxide).
- (63) In some embodiments, ions (dopants) are implanted in the third dielectric layers **50** to limit crystallization of the third dielectric layers **50** prior to the annealing operation. The ions are implanted in the relatively central portion of the third dielectric layers **50** between the adjacent fins. After the annealing operation, the portion of the third dielectric layers **50** including the ions remains relatively amorphous, while portions of the third dielectric layers **50** closer to the fins are crystallized. The amorphous portion has a relatively higher etching rate than the crystalline part, and is removed (etched) during the etching operation to form the concavity **71**. In some embodiments, the dopants include silicon (Si), argon (Ar), carbon (C), and/or phosphorus (P) ions. In some embodiments, the dopant concentration is about 0.1% to 50%.
- (64) In some embodiments, when the ion implantation operation is used, the oxide insertion layer is not formed. The ion implantation is performed to convert the structure of an upper layer of third dielectric layer **50**, which is more easily converted to an amorphous state by the annealing than the remaining bottom layer.

- (65) Then, the stacked structure of the first semiconductor layers **20** and the second semiconductor layers **25** is etched down at the source/drain regions, by using one or more etching operations, thereby forming a source/drain space **69**, as shown in FIGS. **17**A-**17**D. FIG. **17**D shows a cross section corresponding to line Y2-Y2 of FIG. **17**A. In some embodiments, the bottom fin structure **23** is also partially etched. In some embodiments, during the etching, the sacrificial cladding layer **35** is partially or fully removed. In some embodiments, when no or thin sidewall spacer is formed on sidewalls of the first dielectric layer which is on the third dielectric layer **50**, the sacrificial cladding layer **35** is also removed during the etching to form the source/drain space **69**. In some embodiments, the operations explained with respect to FIGS. **14**, **15**A and **15**B (annealing and removal of the amorphous layer) are performed before the sacrificial gate structures are formed, and in such a case, a recess formed by removing the amorphous layer exist under the sacrificial gate structures (the recess is filled by a sacrificial gate electrode layer **64**).
- (66) Further, inner spacers are formed a shown in FIGS. **18**A-**18**C. The first semiconductor layers **20** are laterally etched in the Y direction within the source/drain space **69**, thereby forming cavities. The lateral amount of etching of the first semiconductor layer **20** is in a range from about 0.5 nm to about 10 nm in some embodiments, and is in a range from about 1 nm to about 5 nm in other embodiments.
- (67) When the first semiconductor layers **20** are SiGe and the second semiconductor layers **25** are Si, the first semiconductor layers **20** can be selectively etched by isotropic etching, such as wet etching. A wet etchant includes a mixed solution of H.sub.2O.sub.2, CH.sub.3COOH and HF, followed by H.sub.2O cleaning in some embodiments. In some embodiments, the etching by the mixed solution and cleaning by water is repeated 10 to 20 times. The etching time using the mixed solution is in a range from about 1 min to about 2 min in some embodiments. The mixed solution is used at a temperature in a range from about 60° C. to about 90° C. in some embodiments.

  (68) Then, a fifth dielectric layer is conformally formed on the etched lateral ends of the first semiconductor layers **20** and on end faces of the second semiconductor layers **25** in the source/drain space **69**. The fifth dielectric layer includes one of silicon nitride and silicon oxide, SiON, SiOC, SiCN and SiOCN, or any other suitable dielectric material. The fifth dielectric layer is made of a different material than the sidewall spacers **65** in some embodiments. The fifth dielectric layer can be formed by ALD or any other suitable methods.
- (69) After the fifth dielectric layer is formed, an etching operation is performed to partially remove the fifth dielectric layer, thereby forming inner spacers **70**, as shown in FIG. **18**B. In some embodiments, the end face of the inner spacers **70** is recessed more than the end face of the second semiconductor layers **25**. The recessed amount is in a range from about 0.2 nm to about 3 nm and in in a range from about 0.5 nm to about 2 nm in other embodiments. In other embodiments, the recessed amount is less than 0.5 nm and may be equal to zero (the end face of the inner spacer **70** and the end face of the second semiconductor layers **25** are flush with each other). In some embodiments, before forming the fifth dielectric layer, an additional dielectric layer having a smaller thickness than the fifth dielectric layer is formed, and thus the inner spacers **70** have a two-layer structure.
- (70) Subsequently, as shown in FIGS. **19**A-**19**C, a source/drain epitaxial layer is formed in the source/drain space **69**. The source/drain epitaxial layer includes one or more layers of SiP, SiAs, SiCP, SiPAs and/or SiC for an n-type FET, and SiGe, GeSn and/or SiGeSn for a p-type FET. For the p-type FET, the source/drain epitaxial layer is doped with B (boron) in some embodiments. In some embodiments, the source/drain epitaxial layer includes multiple layers.
- (71) In some embodiments, the source/drain epitaxial layer of an n-type FET includes a first epitaxial layer **82**, a second epitaxial layer **84** and a third epitaxial layer **86**. In some embodiments, the first epitaxial layer **82** is made of SiP, SiAs or SiAs:P or combination thereof. In some embodiments, the P concentration of the first epitaxial layer **82** is in a range from about 0.5×10.sup.19 atoms/cm.sup.3 to about 5×10.sup.20 atoms/cm.sup.3, and is in a range from about

0.8×10.sup.19 atoms/cm.sup.3 to about 2×10.sup.20 atoms/cm.sup.3 in other embodiments. In some embodiments, the second epitaxial layer **84** is made of SiP. In some embodiments, the P concentration of the second epitaxial layer **84** is higher than that of the first SiP epitaxial layer **82**, and is in a range from about 1×10.sup.21 atoms/cm.sup.3 to about 5×10.sup.21 atoms/cm.sup.3, and is in a range from about 2×10.sup.21 atoms/cm.sup.3 to about 4×10.sup.21 atoms/cm.sup.3 in other embodiments. In some embodiments, the third epitaxial layer **86** is made of SiGeP. In some embodiments, the P concentration of the third epitaxial layer **86** is equal to or lower than that of the second SiP epitaxial layer **84** and higher than that of the first SiP epitaxial layer **82**, and is in a range from about 0.5×10.sup.21 atoms/cm.sup.3 to about 4×10.sup.21 atoms/cm.sup.3, and is in a range from about 1×10.sup.21 atoms/cm.sup.3 to about 3×10.sup.21 atoms/cm.sup.3 in other embodiments. In some embodiments, the Ge concentration of the third epitaxial layer **86** is in a range from about 0.5 atomic % to 10 atomic %, and is in a range from about 1 atomic % to about 5 atomic % in other embodiments.

- (72) In some embodiments, the source/drain epitaxial layer of a p-type FET includes a first epitaxial layer **82**, a second epitaxial layer **84** and a third epitaxial layer **86**. In some embodiments, the first epitaxial layer **82** is made of SiGe doped with B. In some embodiments, the Ge content is in a range from about 15 atomic % to about 30 atomic %. In some embodiments, the B concentration of the first epitaxial layer **82** is in a range from about 1×10.sup.19 atoms/cm.sup.3 to about 1×10.sup.21 atoms/cm.sup.3, and is in a range from about 5×10.sup.19 atoms/cm.sup.3 to about 5×10.sup.20 atoms/cm.sup.3 in other embodiments. In some embodiments, the second epitaxial layer **84** is made of SiGe doped with B. In some embodiments, the Ge content of the second epitaxial layer 84 is in a range from about 20 atomic % to about 35 atomic %. In some embodiments, the B concentration of the second epitaxial layer **84** is equal to or higher than the largest B concentration of the first epitaxial layer **82**, and is in a range from about 0.5×10.sup.20 atoms/cm.sup.3 to about 1×10.sup.21 atoms/cm.sup.3, and is in a range from about 1×10.sup.20 atoms/cm.sup.3 to about 5×10.sup.20 atoms/cm.sup.3 in other embodiments. In some embodiments, the third epitaxial layer **86** is made of SiGe doped with B. In some embodiments, the Ge content is in a range from 25 atomic % to about 60 atomic %. In some embodiments, the average Ge content of the third epitaxial layer is greater than the Ge content of the second epitaxial layer. In some embodiments, the B concentration of the third epitaxial layer **86** is in a range from about 5×10.sup.19 atoms/cm.sup.3 to about 5×10.sup.21 atoms/cm.sup.3, and is in a range from about 1×10.sup.20 atoms/cm.sup.3 to about 3×10.sup.21 atoms/cm.sup.3 in other embodiments. (73) The source/drain epitaxial layers are formed by an epitaxial growth method using CVD, ALD or molecular beam epitaxy (MBE).
- (74) After the source/drain epitaxial layers are formed, a sixth dielectric layer **90** is formed over the source/drain epitaxial layers, as shown in FIGS. **20**A-**20**C. The sixth dielectric layer **90** includes one of silicon nitride and silicon oxide, SiON, SiOC, SiCN and SiOCN, or any other suitable dielectric material. Then, one or more planarization operations, such as a CMP operation, are performed to expose the upper surface of the sacrificial gate electrode **64** as shown in FIGS. **20**B and **20**C.
- (75) Then, the sacrificial gate electrode **64** and sacrificial gate dielectric layer **62** are removed as shown in FIGS. **21**A-**21**C. The sixth dielectric layer **90** protects the source/drain epitaxial layers during the removal of the sacrificial gate structures. The sacrificial gate structures can be removed using plasma dry etching and/or wet etching. When the sacrificial gate electrode **64** is polysilicon, a wet etchant such as a TMAH solution can be used to selectively remove the sacrificial gate electrode **64**. The sacrificial gate dielectric layer **62** is thereafter removed using plasma dry etching and/or wet etching.
- (76) After the sacrificial gate structures are removed, the sacrificial cladding layer **35** is removed by one or more dry and/or wet etching operations, as shown in FIGS. **22**A-**22**C.
- (77) Then, the first semiconductor layers **20** are removed, thereby forming wires or sheets (channel

- regions) of the second semiconductor layers **25**, as shown in FIGS. **23**A-**23**C. The first semiconductor layers **20** can be removed or etched using an etchant that can selectively etch the first semiconductor layers **20** against the second semiconductor layers **25**. As shown in FIG. **23**B, since the inner spacers **70** are formed, the etching of the first semiconductor layers **20** stops at the inner spacers **70**.
- (78) After the semiconductor wires or sheets (channel regions) of the second semiconductor layers 25 are released, a gate dielectric layer 102 is formed around each channel regions, and further, a gate electrode layer 104 is formed on the gate dielectric layer 102, as shown in FIGS. 24A-24C. In some embodiments, the structure and/or material of the gate electrode for the n-type GAA FET are different from the structure and/or material of the gate electrode for the p-type GAA FET. (79) In certain embodiments, the gate dielectric layer **102** includes one or more layers of a dielectric material, such as silicon oxide, silicon nitride, or high-k dielectric material, other suitable dielectric material, and/or combinations thereof. Examples of high-k dielectric materials include HfO.sub.2, HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, zirconium oxide, aluminum oxide, titanium oxide, hafnium dioxide-alumina (HfO.sub.2—Al.sub.2O.sub.3) alloy, other suitable high-k dielectric materials, and/or combinations thereof. In some embodiments, the gate dielectric layer **102** includes an interfacial layer (not shown) formed between the channel layers and the dielectric material. The gate dielectric layer **102** may be formed by CVD, ALD or any suitable method. In one embodiment, the gate dielectric layer **102** is formed using a highly conformal deposition process such as ALD in order to ensure the formation of a gate dielectric layer having a uniform thickness around each channel layers. The thickness of the gate dielectric layer **102** is in a range from about 1 nm to about 6 nm in one embodiment.
- (80) The gate electrode layer **104** is formed on the gate dielectric layer **102** to surround each channel layer. The gate electrode **104** includes one or more layers of conductive material, such as polysilicon, aluminum, copper, titanium, tantalum, tungsten, cobalt, molybdenum, tantalum nitride, nickel silicide, cobalt silicide, TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, other suitable materials, and/or combinations thereof.
- (81) The gate electrode layer **104** may be formed by CVD, ALD, electro-plating, or other suitable method. The gate dielectric layer and the gate electrode layer are then planarized by using, for example, CMP, until the top surfaces of the sixth dielectric layer **90** and the third dielectric layer **50** are revealed. In some embodiments, after the planarization operation, the gate electrode layer **104** is recessed and a cap insulating layer (not shown) is formed over the recessed gate electrode **104**. The cap insulating layer includes one or more layers of a silicon nitride-based material, such as silicon nitride. The cap insulating layer can be formed by depositing an insulating material followed by a planarization operation.
- (82) In certain embodiments of the present disclosure, one or more work function adjustment layers (not shown) are interposed between the gate dielectric layer **102** and the gate electrode **104**. The work function adjustment layers are made of a conductive material such as a single layer of TiN, TaN, TaAlC, TiC, TaC, Co, Al, TiAl, HfTi, TiSi, TaSi or TiAlC, or a multilayer of two or more of these materials. For the n-channel FET, one or more of TaN, TaAlC, TiN, TiC, Co, TiAl, HfTi, TiSi and TaSi is used as the work function adjustment layer, and for the p-channel FET, one or more of TiAlC, Al, TiAl, TaN, TaAlC, TiN, TiC and Co is used as the work function adjustment layer. The work function adjustment layer may be formed by ALD, PVD, CVD, e-beam evaporation, or other suitable process. Further, the work function adjustment layer may be formed separately for the n-channel FET and the p-channel FET, which may use different metal layers.
- (83) Next, as shown in FIGS. **24**A-**24**C, the fourth dielectric layer **55** is removed by using a plasma etching operation. In some embodiments, the source gas of the plasma includes C.sub.4F.sub.4. In some embodiments, the fourth dielectric layer **55** is selectively removed from the third dielectric layer **50** to form a space **57**.
- (84) Further, as shown in FIGS. **25**A-**25**C, the remaining third dielectric layer **50** is treated by

- plasma to form a V-shape space **57**. In some embodiments, the height of the third dielectric layer **50** is reduced by about 30%-70% of the original height. In some embodiments, the remaining height of the third dielectric layer **50** is in a range from about 2 nm to about 6 nm. In some embodiments, the source gas of the plasma includes HBr.
- (85) Then, as shown in FIGS. **26**A**-26**C, a part of the sixth dielectric layer **90** above the source/drain epitaxial layer **84** is etched to form a contact opening **92**.
- (86) Subsequently, the contact opening **92** is filled with one or more conductive materials, thereby forming a source/drain contact **95**, as shown in FIGS. **27**A-**27**C. In some embodiments, the source/drain contact **95** includes a liner layer and a body metal layer. The liner layer includes one or more of Ti, TiN, WN, Ta, or TaN, and the body metal layer includes one or more of Cu, Al, Ni, Co, Ru, W or an alloy thereof.
- (87) In some embodiments, as shown in FIG. **27**D, the contact **95** connects adjacent source/drain regions. In such a case, a part of the contact **95** is disposed in the V-shape space **57** of the third dielectric layer. In some embodiments, as shown in FIG. **27**E, when forming the contact opening **92**, part of the sidewall spacer **65** and/or the sidewall spacers **40** are also etched to form a wider opening, and then contact metal is formed in the wider opening to form the contact **95**. In such a case, since the third dielectric layer **50** is recessed to form the V-shape, the aspect ratio of the V-shape portion is small, which improves the contact landing over the third dielectric layer. FIG. **27**F is a plan (top) view corresponding to FIGS. **27**D and **27**E.
- (88) Embodiments of the disclosure advantageously reduce the capacitive effects (e.g., parasitic capacitance) in finFET devices by creating a concave profile in the dielectric layer formed between adjacent fins. It will be understood that not all advantages have been necessarily discussed herein, no particular advantage is required for all embodiments or examples, and other embodiments or examples may offer different advantages.
- (89) In accordance with an aspect of the present disclosure, a method of manufacturing a semiconductor device includes forming a fin structure including a stacked layer of first semiconductor layers and second semiconductor layers disposed over a bottom fin structure and a hard mask layer over the stacked layer, forming an isolation insulating layer so that the hard mask layer and the stacked layer are exposed from the isolation insulating layer, forming a sacrificial cladding layer over at least sidewalls of the exposed hard mask layer and stacked layer, forming one or more layers of a first dielectric layer and an insertion layer over the sacrificial cladding layer and the fin structure, performing an annealing operation to convert a portion of the one or more layers of the first dielectric layer and the insertion layer from an amorphous form to a crystalline form, and removing the remaining amorphous portion of the one or more layers of the first dielectric layer and the insertion layer to form a recess. In some embodiments, prior to the annealing operation, the method includes implanting dopants in the one or more layers of the first dielectric layer and the insertion layer. In some embodiments, the dopants includes at least one of silicon (Si), argon (Ar), and phosphorus (P) ions. In some embodiments, the method further includes forming a second dielectric layer over the sacrificial cladding layer, forming a third dielectric layer made of a different material than the second dielectric layer over the second dielectric layer, recessing the third dielectric layer, and forming one or more layers of a first dielectric layer and an insertion layer over the recessed second dielectric layer. In some embodiments, wherein the first dielectric layer is made of a different material than the third dielectric layer. In some embodiments, wherein the second dielectric layer includes at least one of SiOC, SiOCN or SiCN. In some embodiments, wherein the third dielectric layer includes at least one of silicon nitride, silicon oxide or SiON. In some embodiments, wherein the first dielectric layer includes at least one of hafnium oxide, zirconium oxide, aluminum oxide or titanium oxide. In some embodiments, wherein the insertion layer includes silicon oxide. In some embodiments, wherein the sacrificial cladding layer is amorphous or polycrystalline Si or SiGe. In some embodiments, wherein a thickness of the crystalline first dielectric layer is 4 nm to 10 nm. In some

embodiments, wherein a thickness of the insertion layer is 0.5 nm to 1 nm. In some embodiments, wherein the crystalline portion of first dielectric layer contacts sidewalls of the fin structure and surrounds the amorphous portion of first dielectric layer.

- (90) In accordance with another aspect of the present disclosure, a method of manufacturing a semiconductor device includes forming a fin structure, forming an isolation insulating layer so that an upper portion of the fin structure is exposed from the isolation insulating layer, forming a sacrificial layer over at least sidewalls of the exposed upper portion of the fin structure, forming a first dielectric layer over the sacrificial layer, forming a second dielectric layer made of a different material than the first dielectric layer over the first dielectric layer, recessing the second dielectric layer, forming two layers of hafnium oxide and an oxide insertion layer over the recessed second dielectric layer, implanting ions in a portion of the two layers of hafnium oxide and the oxide insertion layer, annealing the two layers of hafnium oxide and the oxide insertion layer to convert portions of the two layers of hafnium oxide and the oxide insertion layer not implanted with ions from amorphous to crystalline, wherein the portion of the two layers of hafnium oxide and the oxide insertion layer implanted with ions remains amorphous, and removing the amorphous plurality of layers to form a recess. In some embodiments, the oxide insertion layer includes silicon oxide. In some embodiments, the ions include at least one of silicon (Si), argon (Ar), and phosphorus (P) ions. In some embodiments, the crystalline portion surrounds the amorphous portion of first dielectric layer.
- (91) In accordance with another aspect of the present disclosure, a semiconductor device includes a first source/drain epitaxial layer and a second source/drain epitaxial layer, and a fin structure disposed between the first source/drain epitaxial layer and the second source/drain epitaxial layer and disposed on an isolation insulating layer. The fin structure includes a first dielectric layer, a second dielectric layer disposed over the first dielectric layer and a plurality of layers of a third dielectric layer and an insertion layer disposed over the second dielectric layer, and the plurality of layers include the third dielectric layer in crystalline form. In some embodiments, a thickness of the crystalline third dielectric layer is 4 nm to 10 nm. In some embodiments, a thickness of the insertion layer is 0.5 nm to 1 nm.
- (92) The foregoing outlines features of several embodiments or examples so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments or examples introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

#### **Claims**

1. A method of manufacturing a semiconductor device, comprising: forming a fin structure including a stacked layer of first semiconductor layers and second semiconductor layers disposed over a bottom fin structure and a top semiconductor layer over the stacked layer; forming an isolation insulating layer so that the top semiconductor layer and the stacked layer are exposed from the isolation insulating layer; forming a sacrificial cladding layer over at least sidewalls of the top semiconductor layer and the stacked layer; forming one or more layers of a first dielectric layer and an insertion layer over the sacrificial cladding layer and the fin structure; performing an annealing operation to convert a portion of the one or more layers of the first dielectric layer and the insertion layer from an amorphous form to a crystalline form; and removing a remaining amorphous portion of the one or more layers of the first dielectric layer and the insertion layer to form a recess.

- 2. The method of claim 1, wherein, prior to the annealing operation, the method comprises: implanting dopants in the one or more layers of the first dielectric layer and the insertion layer.
- 3. The method of claim 2, wherein the dopants includes at least one of silicon (Si), argon (Ar), and phosphorus (P) ions.
- 4. The method of claim 1, further comprising: forming a second dielectric layer over the sacrificial cladding layer; forming a third dielectric layer made of a different material than the second dielectric layer over the second dielectric layer; recessing the third dielectric layer; and forming the one or more layers of the first dielectric layer and the insertion layer over the recessed third dielectric layer.
- 5. The method of claim 4, wherein the first dielectric layer is made of a different material than the third dielectric layer.
- 6. The method of claim 4, wherein the second dielectric layer includes at least one of SiOC, SiOCN or SiCN.
- 7. The method of claim 4, wherein the third dielectric layer includes at least one of silicon nitride, silicon oxide or SiON.
- 8. The method of claim 1, wherein the first dielectric layer includes at least one of hafnium oxide, zirconium oxide, aluminum oxide or titanium oxide.
- 9. The method of claim 1, wherein the insertion layer includes silicon oxide.
- 10. The method of claim 1, wherein the sacrificial cladding layer is amorphous or polycrystalline Si or SiGe.
- 11. The method of claim 1, wherein a thickness of the crystalline first dielectric layer is 4 nm to 10 nm.
- 12. The method of claim 1, wherein a thickness of the insertion layer is 0.5 nm to 1 nm.
- 13. The method of claim 1, wherein the crystalline portion of first dielectric layer contacts sidewalls of the fin structure and surrounds the amorphous portion of first dielectric layer.
- 14. A method of manufacturing a semiconductor device, comprising: forming a fin structure; forming an isolation insulating layer so that an upper portion of the fin structure is exposed from the isolation insulating layer; forming a sacrificial layer over at least sidewalls of the exposed upper portion of the fin structure; forming a first dielectric layer over the sacrificial layer; forming a second dielectric layer made of a different material than the first dielectric layer over the first dielectric layer; recessing the second dielectric layer; forming two layers of hafnium oxide and an oxide insertion layer over the recessed second dielectric layer; implanting ions in a portion of the two layers of hafnium oxide and the oxide insertion layer; annealing the two layers of hafnium oxide and the oxide insertion layer not implanted with ions from amorphous to crystalline, wherein the portion of the two layers of hafnium oxide and the oxide insertion layer implanted with ions remains amorphous; and removing the portion of the two layers of hafnium oxide and the oxide insertion layer implanted with ions to form a recess.
- 15. The method of claim 14, wherein the oxide insertion layer includes silicon oxide.
- 16. The method of claim 14, wherein the ions include at least one of silicon (Si), argon (Ar), and phosphorus (P) ions.
- 17. The method of claim 14, wherein the crystalline portion surrounds the amorphous portion of first dielectric layer.
- 18. A method of manufacturing a semiconductor device, comprising: forming a fin structure over a substrate; forming a top semiconductor layer over the fin structure; forming a cladding layer over at least sidewalls of the top semiconductor layer and the fin structure; forming a first dielectric layer over the cladding layer; forming an oxide layer or a nitride layer over the first dielectric layer; converting a portion of the first dielectric layer and the oxide layer or the nitride layer from an amorphous form to a crystalline form; and removing a remaining amorphous portion of the first dielectric layer and the oxide layer or the nitride layer to form a concavity.

- 19. The method of claim 18, further comprising implanting a dopant in the first dielectric layer and the oxide layer or the nitride layer.
- 20. The method of claim 19, wherein the dopant includes at least one of silicon (Si), argon (Ar), and phosphorus (P) ions.