# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12389731

August 12, 2025

Fujihara; Mami et al.

# Semiconductor device, method for manufacturing same, and substrate

#### Abstract

A semiconductor device includes an insulating member; a light-receiving element on a front surface of the insulating member; a light-emitting element on the light-receiving element; a first metal terminal electrically connected to the light-emitting element and provided on a back surface of the insulating member; a switching element mounted on the front surface via a metal pad, the switching element being electrically connected to the light-receiving element; and a second metal terminal provided on the back surface and electrically connected to the switching element via the metal pad. The insulating member has a first thickness in a first direction directed from the back surface toward the front surface. The metal pad has a second thickness in the first direction. The second metal terminal has a third thickness in the first direction. The first thickness is less than a combined thickness of the second and third thicknesses.

Inventors: Fujihara; Mami (Nakatsu Oita, JP), Hori; Masahiko (Yokohama Kanagawa, JP)

Applicant: KABUSHIKI KAISHA TOSHIBA (Tokyo, JP); TOSHIBA ELECTRONIC

**DEVICES & STORAGE CORPORATION** (Tokyo, JP)

Family ID: 1000008750684

Assignee: Kabushiki Kaisha Toshiba (Tokyo, JP); Toshiba Electronic Devices & Storage

Corporation (Tokyo, JP)

Appl. No.: 17/667870

Filed: February 09, 2022

### **Prior Publication Data**

**Document Identifier**US 20220406980 A1

Publication Date
Dec. 22, 2022

# **Foreign Application Priority Data**

JP 2021-100151 Jun. 16, 2021

## **Publication Classification**

Int. Cl.: H10H20/857 (20250101); H01L25/075 (20060101); H10H20/01 (20250101);

**H10H20/854** (20250101)

**U.S. Cl.:** 

CPC **H10H20/857** (20250101); **H01L25/0753** (20130101); **H10H20/01** (20250101);

**H10H20/854** (20250101); H10H20/0362 (20250101); H10H20/0364 (20250101)

#### **Field of Classification Search**

**CPC:** H01L (2224/32145); H01L (25/167); H01L (23/3114); H01L (33/62); H01L (25/0753);

H01L (33/005); H01L (33/56); H01L (2933/005); H01L (2933/0066); H01L (2224/0603); H01L (2224/48137); H01L (2224/73265); H01L (2224/8592); H01L (2924/181); H01L (33/52); H01L (33/0095); H01L (2224/92247); H01L (21/56); H01L (23/3121); H01L

(23/49)

### **References Cited**

| U.S. PATENT DOCUMENTS |                    |                      |             |                  |  |  |  |
|-----------------------|--------------------|----------------------|-------------|------------------|--|--|--|
| Patent No.            | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl.    | CPC              |  |  |  |
| 4859993               | 12/1988            | Kagami               | 377/53      | H01L<br>21/67265 |  |  |  |
| 6469382               | 12/2001            | Hotozuka et al.      | N/A         | N/A              |  |  |  |
| 2003/0057534          | 12/2002            | Но                   | 257/E23.105 | H01L<br>23/4334  |  |  |  |
| 2010/0193757          | 12/2009            | Suga                 | 257/1       | H10N 70/20       |  |  |  |
| 2015/0060892          | 12/2014            | Noguchi              | 257/82      | H01L 31/14       |  |  |  |
| 2015/0069423          | 12/2014            | Yamamoto et al.      | N/A         | N/A              |  |  |  |
| 2017/0018536          | 12/2016            | Okumura              | N/A         | H01L<br>29/8611  |  |  |  |
| 2020/0083150          | 12/2019            | Shimizu et al.       | N/A         | N/A              |  |  |  |
| 2020/0091367          | 12/2019            | Nakashima            | N/A         | H01L 25/167      |  |  |  |
| 2020/0161494          | 12/2019            | Fujihara et al.      | N/A         | N/A              |  |  |  |
| 2021/0175221          | 12/2020            | Tonedachi            | N/A         | N/A              |  |  |  |
| 2021/0195070          | 12/2020            | Shibata et al.       | N/A         | N/A              |  |  |  |

#### FOREIGN PATENT DOCUMENTS

| Patent No.   | Application Date | Country | CPC        |
|--------------|------------------|---------|------------|
| 107275436    | 12/2016          | CN      | N/A        |
| 110890340    | 12/2019          | CN      | N/A        |
| 111211198    | 12/2019          | CN      | N/A        |
| 112908939    | 12/2020          | CN      | N/A        |
| 102010027748 | 12/2010          | DE      | H01L 33/46 |
| 2000-277688  | 12/1999          | JP      | N/A        |
| 2001-210755  | 12/2000          | JP      | N/A        |
|              |                  |         |            |

| 2004-103654 | 12/2003 | JP | N/A |
|-------------|---------|----|-----|
| 2015-056531 | 12/2014 | JP | N/A |
| 2016042607  | 12/2015 | JP | N/A |
| 2019-079990 | 12/2018 | JP | N/A |
| 2021-089971 | 12/2020 | JP | N/A |

#### OTHER PUBLICATIONS

First Office Action mailed May 30, 2024, in corresponding Chinese Patent Application No. 202210021022.0, 18 pages (with Translation). cited by applicant

Notice of Reasons for Refusal mailed May 23, 2024, in corresponding Japanese Patent Application No. 2021-100151, 11 pages (with Translation). cited by applicant

Primary Examiner: Partridge; William B

Assistant Examiner: Andrews; Felix B

Attorney, Agent or Firm: Kim & Stewart LLP

## **Background/Summary**

#### CROSS-REFERENCE TO RELATED APPLICATIONS

(1) This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2021-100151, filed on Jun. 16, 2021; the entire contents of which are incorporated herein by reference.

#### **FIELD**

(2) Embodiments relate to a semiconductor device, a method for manufacturing the same, and a substrate.

#### BACKGROUND

(3) A semiconductor device that transmits a high frequency signal is required to improve the frequency characteristics. For a photo-relay that includes an optically coupled light-emitting and light-receiving elements, for example, it is desirable to improve the high frequency pass characteristics by reducing the impedance between the output-side terminals.

# Description

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) FIG. **1** is a schematic view showing the semiconductor device according to the embodiment;
- (2) FIG. **2** is a circuit diagram showing the configuration of the semiconductor device according to the embodiment;
- (3) FIGS. **3**A to **3**C are schematic views showing a base member of the semiconductor device according to the embodiment;
- (4) FIGS. **4**A and **4**B are schematic views showing a substrate used to manufacture the semiconductor device according to the embodiment;
- (5) FIGS. **5**A to **6**B are schematic views showing manufacturing processes of the semiconductor device according to the embodiment;
- (6) FIGS. 7A and 7B are schematic views showing substrates according to modifications of the embodiment; and
- (7) FIGS. 8A and 8B are schematic views showing a substrate according to another modification of

the embodiment.

#### **DETAILED DESCRIPTION**

- (8) According to one embodiment, a semiconductor device includes an insulating member; a light-receiving element mounted on a front surface of the insulating member; a light-emitting element mounted on the light-receiving element and optically coupled with the light-receiving element; a first metal terminal electrically connected to the light-emitting element and provided on a back surface of the insulating member at a side opposite to the front surface; a switching element mounted on the front surface of the insulating member via a metal pad, the switching and light-receiving elements being arranged along the front surface of the insulating member, the switching element being electrically connected to the light-receiving element; and a second metal terminal provided on the back surface of the insulating member and electrically connected to the switching element via the metal pad. The insulating member has a first thickness in a first direction directed from the back surface toward the front surface. The metal pad has a second thickness in the first direction. The first thickness is less than a combined thickness of the second and third thicknesses.
- (9) Embodiments will now be described with reference to the drawings. The same portions inside the drawings are marked with the same numerals; a detailed description is omitted as appropriate; and the different portions are described. The drawings are schematic or conceptual; and the relationships between the thicknesses and widths of portions, the proportions of sizes between portions, etc., are not necessarily the same as the actual values thereof. The dimensions and/or the proportions may be illustrated differently between the drawings, even in the case where the same portion is illustrated.
- (10) There are cases where the dispositions of the components are described using the directions of XYZ axes shown in the drawings. The X-axis, the Y-axis, and the Z-axis are orthogonal to each other. Hereinbelow, the directions of the X-axis, the Y-axis, and the Z-axis are described as an X-direction, a Y-direction, and a Z-direction. Also, there are cases where the Z-direction is described as upward and the direction opposite to the Z-direction is described as downward.
- (11) FIGS. **1** and **2** are schematic views illustrating a semiconductor device **1** according to an embodiment. FIG. **1** is a schematic view showing the semiconductor device **1** according to the embodiment. FIG. **2** is a circuit diagram showing the semiconductor device **1** according to the embodiment.
- (12) The semiconductor device  $\mathbf{1}$  is, for example, a photo-relay. The semiconductor device  $\mathbf{1}$  includes an insulating member  $\mathbf{10}$ , a light-receiving element  $\mathbf{20}$ , a light-emitting element  $\mathbf{30}$ , switching elements  $\mathbf{40}a$  and  $\mathbf{40}b$ .
- (13) The insulating member  ${\bf 10}$  is, for example, an insulating resin sheet. The insulating member  ${\bf 10}$  includes, for example, polyimide. The thickness of the insulating member  ${\bf 10}$  in a direction from the back surface toward the front surface (e.g., the Z-direction) is, for example, 50 micrometers ( $\mu$ m).
- (14) For example, bonding pads 13a and 13b and mount pads 15a, 15b, and 17 are provided on the front surface of the insulating member 10. The bonding pads 13a and 13b and the mount pads 15a, 15b, and 17 are, for example, metal layers that include copper. The thicknesses in the Z-direction of the bonding pads 13a and 13b and the mount pads 15a, 15b, and 17 each are, for example,  $30 \mu m$ .
- (15) The bonding pad **13***a* and the bonding pad **13***b* are arranged in a Y-direction, for example. The mount pads **15***a* and **15***b* are arranged in the Y-direction, for example.
- (16) The bonding pad 13a and the mount pad 15a, for example, are arranged in an X-direction. The bonding pad 13b and the mount pad 15b are arranged in the X-direction, for example.
- (17) The mount pad **17**, for example, is provided between the bonding pad **13**a and the mount pad **15**a and between the bonding pad **13**b and the mount pad **15**b.
- (18) Control-side terminals  $\mathbf{50}a$  and  $\mathbf{50}b$  and output-side terminals  $\mathbf{60}a$  and  $\mathbf{60}b$  (referring to FIG.
- **3**C) are provided on the back surface of the insulating member **10**. The control-side terminals **50***a* and **50***b* and the output-side terminals **60***a* and **60***b* are, for example, metal layers that include

- copper. The thicknesses in the Z-direction of the control-side terminals  $\mathbf{50}a$  and  $\mathbf{50}b$  and the output-side terminals  $\mathbf{60}a$  and  $\mathbf{60}b$  each are, for example,  $30 \, \mu \text{m}$ .
- (19) The control-side terminal **50***a* faces the bonding pad **13***a* via the insulating member **10**. The control-side terminal **50***a* is electrically connected to the bonding pad **13***a* by a via contact **53** provided in the insulating member **10**. The via contact **53** includes, for example, the same material as the control-side terminal **50***a*. The via contact **53** includes, for example, copper. Other via contacts also are similarly provided.
- (20) The control-side terminal 50b faces the bonding pad 13b via the insulating member 10. The control-side terminal 50b is electrically connected to the bonding pad 13b by a via contact (not-illustrated).
- (21) The output-side terminal **60***a* faces the mount pad **15***a* via the insulating member **10**. The output-side terminal **60***a* is electrically connected to the mount pad **15***a* by a via contact **63** provided in the insulating member **10**. The output-side terminal **60***a*, for example, is electrically connected to the mount pad **15***a* by multiple via contacts **63**.
- (22) The output-side terminal 60b faces the mount pad 15b via the insulating member 10. The output-side terminal 60b is electrically connected to the mount pad 15b by a via contact (notillustrated).
- (23) The light-receiving element **20** is mounted on the mount pad **17** via a bonding material **23**. The bonding material **23** is, for example, a solder material or a conductive paste, in some cases non-conductive materials. The light-emitting element **30**, for example, is mounted on the light-receiving element **20** via a transmissive coupling material **35** (referring to FIG. **5B**) and is optically coupled to the light-receiving element **20**. The light-receiving element **20** includes, for example, a silicon photodiode. The light-emitting element **30** is, for example, a light-emitting diode (LED). (24) The switching elements **40***a* and **40***b* are mounted respectively on the mount pads **15***a* and **15***b*
- (24) The switching elements **40***a* and **40***b* are mounted respectively on the mount pads **15***a* and **15***b* via bonding materials **43**. The bonding materials **43** are, for example, solder materials or conductive pastes.
- (25) The switching elements **40***a* and **40***b* are, for example, vertical MOSFETs that include drains at the backsides and sources at the front sides. The switching elements **40***a* and **40***b* are mounted so that the back surfaces of the switching elements **40***a* and **40***b* face the mount pads **15***a* and **15***b*, respectively. The switching element **40***a* is electrically connected to the output-side terminal **60***a* via the mount pad **15***a* and the via contacts **63**. The switching element **40***b* is electrically connected to the output-side terminal **60***b* via the mount pad **15***b* and the via contacts (not illustrated). (26) As shown in FIG. **1**, the light-receiving element **20** is electrically connected to the switching element **40***a* and **40***b* via metal wires (referring to FIG. **1**). The switching element **40***a* and the switching element **40***b* are electrically connected via other metal wires (referring to FIG. **1**). (27) The light-emitting element **30** is electrically connected to the bonding pads **13***a* and **13***b* via
- yet other metal wires (referring to FIG. 1). The light-emitting element 30 is electrically connected to the control-side terminal 50a via the bonding pad 13a and the via contact 53. Also, the light-emitting element 30 is electrically connected to the control-side terminal 50b via the bonding pad 13b and the via contact (not illustrated).
- (28) As shown in FIG. **1**, a resin member **70** is provided at the front side of the insulating member **10**. The resin member **70** is, for example, an epoxy resin. The resin member **70** is, for example, non-transmissive. The resin member **70** seals the light-receiving element **20**, the light-emitting element **30**, the switching elements **40***a* and **40***b*, and the metal wires on the insulating member **10**. The light-emitting element **30** is sealed on the light-receiving element **20** by a resin member **33**. The resin member **70** covers the resin member **33**. The resin member **33** is, for example, silicone. (29) Thus, the semiconductor device **1** has a structure that seals the light-receiving element **20**, the light-emitting element **30**, and the switching elements **40***a* and **40***b* inside a resin package and includes a control-side terminal **50** and an output-side terminal **60** at the outer surface of the resin package.

- (30) In the semiconductor device **1**, the resin member **70** contacts the insulating member **10** between the pads (13a, 13b, 15a, 15b and 17). The resin member 70 also contacts the insulating member **10** at the outer edge of the insulating member **10**. The adhesion strength between the insulating member **10** and the resin member **70** is improved thereby, and the reliability of the lightreceiving element **20**, the light-emitting element **30**, and the switching elements **40**a and **40**b can be increased by sealing with the resin member **70**. Moreover, the resin package can be provided such that no metal other than the control terminals **50***a*, **50***b*, the output terminals **60***a* and **60***b* is exposed at the outer surface thereof. When mounting the resin package using a connection member such as a solder cream or the like, it is possible to prevent the connection member from penetrating into the resin package due to capillary action, creeping up of the solder material, and like. (31) As shown in FIG. 2, the light-receiving element 20 includes multiple photodiodes 25 and a control circuit **27**. The multiple photodiodes **25** are connected in series. The photodiodes **25** are configured to detect the light of the light-emitting element 30. The control circuit 27 is, for example, a waveform shaping circuit. The control circuit 27 may be a discharging circuit, a protection circuit, etc. The output of the photodiodes **25** is output via the control circuit **27**. (32) The switching elements **40***a* and **40***b* each have a source S, a drain D and a gate G. The source S of the switching element **40***a* is connected to the source S of the switching element **40***b*. The
- S of the switching element **40***a* is connected to the source S of the switching element **40***b*. The cathode-side output of the photodiodes **25** is connected to, for example, the sources S of the switching elements **40***a* and **40***b* via the control circuit **27**. The anode-side output of the photodiodes **25** is connected to, for example, the gates G of the switching elements **40***a* and **40***b* via the control circuit **27**. The output-side terminal **60***a* is connected to the drain D of the switching element **40***a*; and the output-side terminal **60***b* is connected to the drain D of the switching element **40***b*.
- (33) For example, a control signal is input to the control-side terminals **50***a* and **50***b* so that the electrical conduction between the output-side terminal **60***a* and the output-side terminal **60***b* is onoff controlled. The light-emitting element **30** radiates an optical signal corresponding to the control signal; and the light-receiving element **20** detects the optical signal radiated from the light-emitting element **30** and outputs a control signal corresponding to the optical signal to the switching elements **40***a* and **40***b*.
- (34) When the semiconductor device **1** performs the on-off control of the electrical conduction between the output-side terminals **60***a* and **60***b* by the high frequency signal transmitted from the control-side terminals **50***a* and **50***b*, for example, it is desirable to improve the passing through characteristics of the high frequency signal between the output-side terminals **60***a* and **60***b*. In the semiconductor device **1**, by reducing the thickness in the Z-direction of the insulating member **10**, the impedances are reduced between the switching element **40***a* and the output-side terminal **60***a* and between the switching element **40***b* and the output-side terminal **60***b*. Thereby, the passing through characteristics of the high frequency signal can be improved between the output-side terminals **60***a* and **60***b*.
- (35) FIGS. **3**A to **3**C are schematic views showing a base member **5** of the semiconductor device **1** according to the embodiment. The base member **5** includes the insulating member **10**, the bonding pads **13***a*, **13***b*, the mount pads **15***a*, **15***b*, **17**, the control-side terminals **50***a*, **50***b*, the output-side terminals **60***a* and **60***b*. The light-receiving element **20**, the light-emitting element **30**, and the switching elements **40***a* and **40***b* (referring to FIG. **1**) are mounted at the front side of the base member **5**.
- (36) FIG. **3**A is a plan view showing the bonding pads **13***a* and **13***b* and the mount pads **15***a*, **15***b*, and **17** provided at the front side of the insulating member **10**. The bonding pads **13***a* and **13***b* and the mount pads **15***a*, **15***b*, and **17**, for example, are formed by patterning a copper foil provided on the front surface of the insulating member **10**. The bonding pads **13***a* and **13***b* and the mount pads **15***a*, **15***b*, and **17** may have a stacked structure in which a gold (Au) layer for oxidation prevention is provided at the front surface.

- (37) The bonding pads **13***a* and **13***b* are arranged in the Y-direction. The mount pads **15***a* and **15***b* are arranged in the Y-direction. The mount pad **17** is provided between the bonding pad **13***a* and the mount pad **15***a* and between the bonding pad **13***b* and the mount pad **15***b*. The embodiment is not limited to this arrangement.
- (38) FIG. **3B** is a cross-sectional view along line A-A shown in FIG. **3A**. The insulating member **10** has a thickness T**1** in the Z-direction. The bonding pads **13***a* and **13***b* and the mount pads **15***a*, **15***b*, and **17** each have a thickness T**2** in the Z-direction. The control terminals **50***a* and **50***b* and the output-side terminals **60***a* and **60***b* that are provided on the back surface of the insulating member **10** each have a thickness T**3** in the Z-direction.
- (39) The via contact **53** and the via contact **63** are provided in the insulating member **10**. The via contacts **53** and **63**, for example, are provided in via holes that communicate from the backside to the front side of the insulating member **10**. For example, the via contacts **53** and **63** are formed by filling the via holes with a metal such as copper, etc., by plating.
- (40) The control-side terminal **50***a* is electrically connected to the bonding pad **13***a* by the via contact **53**. The output-side terminal **60***a* is electrically connected to the mount pad **15***a* by the via contacts **63**. Similarly, the control terminal **50***b* and the output terminal **60***b* are electrically connected to the bonding pad **13***b* and the mount pad **15***b*, respectively, by via contacts (not shown).
- (41) FIG. **3**C is a plan view showing the control-side terminals **50***a* and **50***b* and the output-side terminals **60***a* and **60***b* that are provided at the backside of the insulating member **10**. The control-side terminals **50***a* and **50***b* and the output-side terminals **60***a* and **60***b*, for example, are formed by patterning a copper foil that is provided on the back surface of the insulating member **10**. The control terminal **50***b* and the output-side terminal **60***b* have the same thickness **T3** in the Z-direction as the control terminal **50***a* and the output-side terminal **60***a*. The control-side terminals **50***a* and **50***b* and the output-side terminals **60***a* and **60***b* may have stacked structures in which gold (Au) layers for oxidation prevention are provided at the front surfaces.
- (42) The control-side terminals **50***a* and **50***b*, for example, are arranged in the Y-direction. The output-side terminals **60***a* and **60***b*, for example, are arranged in the Y-direction. The control-side terminal **50***a* and the output-side terminal **60***a*, for example, are arranged in the X-direction. The control-side terminal **50***b* and the output-side terminal **60***b*, for example, are arranged in the X-direction.
- (43) The control-side terminal 50a faces the bonding pad 13a via the insulating member 10. The control-side terminal 50b faces the bonding pad 13b via the insulating member 10.
- (44) The output-side terminal **60***a* faces the mount pad **15***a* via the insulating member **10**. The output-side terminal **60***b* faces the mount pad **15***b* via the insulating member **10**.
- (45) The insulating member  $\mathbf{10}$ , for example, has the thickness  $T\mathbf{1}$  that is preferably thin to reduce the impedance between the switching element  $\mathbf{40}a$  and the output-side terminal  $\mathbf{60}a$  and the impedance between the switching element  $\mathbf{40}b$  and the output-side terminal  $\mathbf{60}b$ .
- (46) The bonding pads **13***a* and **13***b*, for example, are provided with thicknesses such that enough bonding strength of the metal wires (referring to FIG. **1**) can be achieved. The bonding pads **13***a* and **13***b* provided at the front side of the insulating member **10** each have the thickness **T2** in the Z-direction that is preferably thicker than a prescribed thickness that provides the enough bonding strength.
- (47) The control-side terminals **50***a* and **50***b* and the output-side terminals **60***a* and **60***b* that are provided at the backside of the insulating member **10**, for example, each have preferably the thickness **T3** same as the thickness **T2** of the bonding pads **13***a* and **13***b* and the mount pads **15***a*, **15***b*, and **17** to balance the stress applied to the insulating member **10**. Here, "the same" means not only an exact match but also includes about the same or substantially the same.
- (48) On the other hand, when the thickness **T2** of the bonding pads **13***a* and **13***b* and the mount pads **15***a*, **15***b*, and **17** and the thickness **T3** of the control-side terminals **50***a* and **50***b* and the

- output-side terminals **60***a* and **60***b* are too thick, it becomes difficult to cut the stacked structure of the insulating member **10** and the metal layers provided on the front and back surfaces of the insulating member **10** (referring to FIG. **4**B).
- (49) As a result, the insulating member **10** has preferably the thickness **T1** less than the combined thickness (**T2**+**T3**) of the thickness **T2** of the bonding pads **13***a* and **13***b* and the mount pads **15***a*, **15***b*, and **17** and the thickness **T3** of the control-side terminals **50***a* and **50***b* and the output-side terminals **60***a* and **60***b*. Thereby, the impedance can be reduced between the switching element **40***a* and the output-side terminal **60***a* and between the switching element **40***b* and the output-side terminal **60***b*.
- (50) In view of cutting the stacked structure, the thicknesses T2 and T3 each are preferably less than the thickness T1 of the insulating member 10. At the front surface and the back surface of the insulating member 10, for example, the metal layers are formed simultaneously; and the thickness T2 is the same as the thickness T3. The thickness T1 of the insulating member T1 is, for example, T2 and the thickness T3 each are, for example, T30 T41 T42 T43 T44 T55 T56 T57 T58 T59 T59
- (51) FIGS. **4**A and **4**B are schematic views showing a substrate **100** used to manufacture the semiconductor device **1** according to the embodiment. FIG. **4**A is a plan view showing the entire substrate **100**. FIG. **4**B is a cross-sectional view along line B-B shown in FIG. **4**A.
- (52) As shown in FIG. **4**A, the substrate **100** includes a first region **1**R and a second region **2**R. The second region **2**R surrounds the first region **1**R.
- (53) The first region  $\mathbf{1}R$  includes multiple bonding pads  $\mathbf{1}3a$ , multiple bonding pads  $\mathbf{1}3b$ , multiple mount pads  $\mathbf{1}5a$ , multiple mount pads  $\mathbf{1}5a$ , multiple mount pads  $\mathbf{1}7a$ . The first region  $\mathbf{1}7a$  also includes multiple control-side terminals  $\mathbf{5}0a$ , multiple control-side terminals  $\mathbf{5}0a$ , multiple output-side terminals  $\mathbf{6}0a$ , and multiple output-side terminals  $\mathbf{6}0a$  that are provided at the backside (not illustrated).
- (54) The bonding pads **13***a* and **13***b* and the mount pads **15***a*, **15***b*, and **17**, for example, are arranged in the X-direction and the Y-direction while maintaining the arrangement shown in FIG. **3**A. Also, for example, the control-side terminals **50***a* and **50***b* and the output-side terminals **60***a* and **60***b* are arranged in the X-direction and the Y-direction while maintaining the arrangement shown in FIG. **3**C.
- (55) The second region **2**R includes, for example, a metal layer **115** and a resin layer **120**. The metal layer **115**, for example, remains in the process of forming the bonding pads **13***a* and **13***b* and the mount pads **15***a*, **15***b*, and **17**. The metal layer **115** surrounds the first region **1**R. The resin layer **120** surrounds the first region **1**R on the metal layer **115**. The metal layer **115** is, for example, a copper foil. The resin layer **120** includes, for example, polyimide. The metal layer **115** may have a stacked structure in which a gold (Au) layer is formed on a copper foil.
- (56) The metal layer **115** includes a region that is exposed between the first region **1**R and the resin layer **120**. The metal layer **115** includes multiple slits SL that are arranged to surround the first region **1**R. The slits SL each extend along the outer edge of the first region **1**R in the region where the metal layer **115** is exposed. The slits SL, for example, are provided on a line surrounding the first region **1**R (referring to FIG. **6**A). The slits SL may be linked at each of the four corners of the quadrilateral first region **1**R and surround each corner thereof.
- (57) As shown in FIG. **4**B, the substrate **100** includes a sheet-like insulating member **110**. The base member **5** is formed by cutting the first region **1**R of the substrate **100**. The insulating member **10** is formed by dividing the insulating member **110**. The insulating member **110** includes polyimide. The metal layer **115** includes a region that is provided between the insulating member **110** and the resin layer **120**. The metal layer **115** has the thickness **T2** in the Z-direction. The slit SL is provided to communicate from the front surface of the metal layer **115** to the insulating member **110**.
- (58) A metal layer **117** and a resin layer **130** are provided at the backside of the insulating member **110**. The metal layer **117** is provided in the second region **2**R and surrounds the first region **1**R. The control-side terminals **50***a* and **50***b* and the output-side terminals **60***a* and **60***b* are formed by

- patterning the metal layer **117** that covers the whole back surface of the insulating member **110**. The resin layer **130** is provided on the metal layer **117**. The metal layer **117** includes a region that is positioned between the insulating member **110** and the resin layer **130**. The metal layer **117** has the thickness **T3** in the Z-direction. The metal layer **117** is, for example, a copper foil. The metal layer **117** may have a stacked structure in which a gold (Au) layer is formed on a copper foil.
- (59) The metal layer **117** includes a region that is exposed between the first region **1**R and the resin layer **130**. The slits SL are also provided in the exposed region of the metal layer **117**. The slits SL that are provided at the backside of the insulating member **110** are provided at positions opposite to the slits SL provided at the front side of the insulating member **110**.
- (60) The resin layer **120** and the resin layer **130** suppress the warp and/or the deformation of the substrate **100**, for example, due to the heat while mounting the light-receiving elements **20** and the switching elements **40***a* and **40***b* and while bonding the metal wires. The positional accuracy after transferring the substrate **100** can be increased by suppressing the warp and/or the deformation thereof.
- (61) The resin layer **120** has a thickness TR**1** in the Z-direction; and the resin layer **130** has a thickness TR**2** in the Z-direction. The thickness TR**1** of the resin layer **120** and the thickness TR**2** of the resin layer **130**, for example, are greater than the thickness T**1** of the insulating member **110**. The thickness TR**1** of the resin layer **120** and the thickness TR**2** of the resin layer **130** each are, for example, 150  $\mu$ m.
- (62) The resin layer **120** and the resin layer **130** do not always have the same thickness; and the thicknesses TR**1** and TR**2** can be adjusted to suppress the warp of the substrate **100**. For example, one of TR**1** or TR**2** may be 0  $\mu$ m. In other words, the substrate **100** may have a configuration in which one of the resin layers **120** or **130** is provided.
- (63) A method for manufacturing the semiconductor device **1** will now be described with reference to FIGS. **5**A to **6**B. FIGS. **5**A to **6**B are schematic views showing manufacturing processes of the semiconductor device **1** according to the embodiment.
- (64) As shown in FIG. **5**A, the switching element **40***a* and the light-receiving element **20** are mounted respectively on the mount pads **15***a* and **17** that are provided on the insulating member **110**. The switching element **40***a* and the light-receiving element **20** are placed on the mount pads **15***a* and **17** via, for example, a solder cream or a conductive paste, and are fixed by reflow or curing. The switching element **40***b* is mounted on the mount pad **15***b* at a portion not-illustrated. (65) As shown in FIG. **5**B, the light-emitting element **30** is mounted on the light-receiving element **20**. The light-emitting element **30** radiates light toward the light-receiving element **20** from the back surface that faces the light-receiving element **20**. The bonding material **35** is, for example, a transparent resin layer that transmits the light radiated by the light-emitting element **30**.
- (66) As shown in FIG. **5**C, the bonding pad **13***a* and the light-emitting element **30** are electrically connected by a metal wire MW**1** (referring to FIG. **2**). The light-receiving element **20** and the switching element **40***a* are electrically connected by metal wires MW**2** and MW**3** (referring to FIG. **2**). The metal wires MW**1**, MW**2**, and MW**3** are connected on the electrodes of the elements by, for example, ultrasonic bonding.
- (67) Metal wires also electrically connect between the bonding pad  $\mathbf{13}b$  and the light-emitting element  $\mathbf{30}$ , between the light-receiving element  $\mathbf{20}$  and the switching element  $\mathbf{40}b$ , and between the switching element  $\mathbf{40}a$  and the switching element  $\mathbf{40}b$  at not-illustrated portions.
- (68) The light-emitting element **30** is sealed on the light-receiving element **20** by the resin member **33**. The resin member **33** is formed by, for example, potting.
- (69) When automatically bonding the metal wires to the electrodes of the elements, the large warp of the substrate **100** may degrade the image recognition function by, for example, a camera and make a failure of bonding and like. When the warp of the insulating member **110**, for example,

- exceeds the focus depth in an angular field of the camera, the accuracy of the image recognition decreases. In the substrate **100** according to the embodiment, such a failure can be avoided by the resin layers **120** and **130** (referring to FIG. **4**B) that suppress the warp.
- (70) As shown in FIG. **5**D, the resin member **70** is formed at the front side of the insulating member **110**. The resin member **70** is formed to be closely adhered to the insulating member **110** and to seal the light-receiving element **20**, the light-emitting element **30**, the switching elements **40***a* and **40***b*, and the metal wires MW1 to MW3.
- (71) As shown in FIG. **6**A, the resin member **70** is formed at the front side of the substrate **100**. The resin member **70** is formed to cover the first region **1**R of the substrate **100**. The resin member **70** is formed using, for example, vacuum molding.
- (72) As shown in FIG. **6**B, the substrate **100** is cut so that the first region **1**R remains with the resin member **70**, and the second region **2**R is removed. The substrate **100** is cut along a separation line CL along the slits SL.
- (73) Then, the semiconductor devices **1** are divided by cutting the resin member **70** and the first region **1**R of the substrate **100** in the X-direction and the Y-direction, for example. For example, the substrate **100** and the resin member **70** are cut using a dicer. In the substrate **100** according to the embodiment, the cutting is easy carried out because a metal member is not provided between the semiconductor devices **1** that are adjacent to each other on the first region **1**R. Also, no metal burr and the like remains at the divided cross sections of the resin packages.
- (74) FIGS. 7A and 7B are schematic views showing substrates **200** and **300** according to modifications of the embodiment.
- (75) The substrate **200** shown in FIG. **7**A includes multiple first regions **1**R. The resin layer **120** surrounds the multiple first regions **1**R in the second region **2**R. The metal layer **115** includes regions that extend between the adjacent first regions **1**R. Similarly, the metal layer **117** (referring to FIG. **4**B) that is provided at the backside of the insulating member **110** may include regions that extend between the adjacent first regions **1**R.
- (76) In the example, the first region **1**R can be prevented from flexion by the regions of the metal layer **115** that extend between the first regions **1**R. This is advantageous, for example, when the surface area of the first region **1**R is enlarged and the number of the first semiconductor devices **1** provided in the first region **1**R is increased.
- (77) In the substrate **300** shown in FIG. **7**B, multiple resin layers **120** are provided in the second region **2**R. The first region **1**R is surrounded with the resin layers **120***a* to **120***d*. The metal layer **115** are partially exposed respectively in the space between the resin layer **120***a* and the resin layer **120***b*, the space between the resin layer **120***c*, the space between the resin layer **120***c* and the resin layer **120***d*, and the space between the resin layer **120***d* and the resin layer **120***a*.
- (78) There may be a case where such a configuration of the resin layer **120** is effective for suppressing the warp of the substrate **300**. Multiple resin layers **130** also may be provided at the backside of the substrate **300**.
- (79) FIGS. **8**A and **8**B are schematic views showing a substrate **400** according to another modification of the embodiment. FIG. **8**A is a plan view showing the entire substrate **400**. FIG. **8**B is a cross-sectional view along line C-C shown in FIG. **8**A.
- (80) In the substrate **400** as shown in FIGS. **8**A and **8**B, the metal layers **115** and **117** are not provided in the second region **2**R. The resin layer **120** and the resin layer **130** each are directly provided on the insulating member **110**. There are cases where adhesives are interposed to connect the insulating member **110** to the resin layers **120** and **130**.
- (81) In the example, the metal layers **115** and **117** are not provided between the resin member **70** and the resin layer **120** in the manufacturing process (referring to FIG. **6**A), and the insulating member **110** is exposed. Thereby, it is easier to cut the substrate **400** between the resin member **70** and the resin layer **120** so that the first region **1**R remains with the resin member **70**.

(82) While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the invention.

#### **Claims**

- 1. A semiconductor device, comprising: an insulating member; a light-receiving element mounted on a front surface of the insulating member; a light-emitting element mounted on the light-receiving element and optically coupled with the light-receiving element; a first metal terminal electrically connected to the light-emitting element and provided on a back surface of the insulating member at a side opposite to the front surface; a switching element mounted on the front surface of the insulating member via a metal pad, the switching and light-receiving elements being arranged along the front surface of the insulating member, the switching element being electrically connected to the light-receiving element; and a second metal terminal provided on the back surface of the insulating member and electrically connected to the switching element via the metal pad, the insulating member having a first thickness in a first direction directed from the back surface toward the front surface, the metal pad being a single layer in contact with the front surface and having a second thickness above the front surface in the first direction, the second thickness being less than the first thickness, the second metal terminal having a third thickness below the back surface in the first direction, the third thickness being less than the first thickness, the first thickness being less than a combined thickness of the second and third thicknesses.
- 2. The device according to claim 1, wherein the insulating member is resin that has the first thickness.
- 3. The device according to claim 2, wherein the first metal terminal and the second metal terminal contact the back surface of the insulating member, and the metal pad contacts the front surface of the insulating member.
- 4. The device according to claim 1, wherein the first metal terminal has a same thickness in the first direction as the third thickness.
- 5. The device according to claim 1, wherein the switching element is connected to the metal pad via a bonding material, the bonding material being conductive, and the second metal terminal is electrically connected to the metal pad by a via contact provided in the insulating member.
- 6. The device according to claim 1, further comprising: a bonding pad provided on the front surface of the insulating member, the bonding pad being electrically connected to the first metal terminal by another via contact provided in the insulating member; and a metal wire electrically connecting the light-emitting element and the bonding pad.
- 7. The device according to claim 1, further comprising: a resin member sealing the light-receiving element, the light-emitting element, the switching element, and the metal pad at the front side of the insulating member.
- 8. A substrate used to manufacture the semiconductor device according to claim 1, the substrate comprising: a base member including a plurality of the metal pads, a plurality of the first metal terminals, and a plurality of the second metal terminals, the plurality of the metal pads being arranged on a front surface of the base member, the plurality of the second metal terminals being arranged on a back surface of the base member, the base member including first and second regions, the second region surrounding the first region, the first region including the plurality of the metal pads, the plurality of the first metal terminals and the plurality of the second metal terminals, the base member having the first thickness in a second

direction directed from the back surface toward the front surface of the base member, the plurality of the metal pads each having the second thickness in the second direction, the plurality of the second metal terminals each having the third thickness in the second direction, the first thickness being less than a combined thickness of the second and third thicknesses; and at least one resin layer provided on the second region of the base member, the resin layer having a thickness in the second direction greater than the first thickness.

- 9. The substrate according to claim 8, further comprising: another resin layer provided in the second region on the back surface of the base member, the resin layer being provided on the front surface of the base member, the second region including a portion positioned between the resin layer and said another resin layer.
- 10. The substrate according to claim 9, further comprising: a first metal layer provided between the base member and the resin layer; and a second metal layer provided between the base member and said another resin layer.
- 11. The substrate according to claim 10, wherein the first metal layer has the second thickness in the second direction, and the second metal layer has the third thickness in the second direction.
- 12. The substrate according to claim 9, wherein the resin layer has the thickness in the second direction substantially equal to a thickness in the second direction of said another resin layer.
- 13. The substrate according to claim 8, wherein the base member includes a plurality of the first regions, and the second region surrounds the plurality of the first regions.
- 14. The substrate according to claim 8, comprising: a plurality of the resin layers surrounding the first region of the base member.
- 15. A method for manufacturing the semiconductor device according to claim 1, the method comprising: mounting a plurality of the light-receiving elements and a plurality of the switching elements on a substrate, the substrate including a base member and a resin layer, the base member including a first region and a second region, the second region surrounding the first region, the first region including a plurality of the first metal terminals, a plurality of the second metal terminals, and a plurality of the metal pads, the resin layer being provided on the second region of the base member and being thicker than the base member; mounting a plurality of the light-emitting elements respectively on the plurality of the light-receiving elements; electrically connecting the plurality of the light-receiving elements and the plurality of the switching elements respectively via metal wires; electrically connecting the plurality of the light-emitting elements respectively to the plurality of the first metal terminals via other metal wires; forming a resin member on the first region of the base member, the resin member sealing the plurality of the light-emitting elements, the plurality of the light-receiving elements, and the plurality of the switching elements; and dividing the resin member and the first region of the base member into a plurality of the semiconductor devices by cutting the first region and the resin member after removing the second region from the first region, each of the plurality of the semiconductor devices includes the insulating member, the light-receiving element, the light-emitting element, the switching element, and the first and second metal terminals.