# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12389655

August 12, 2025

Lai; Sheng-Chou et al.

## Circuit devices with gate seals

#### Abstract

Various examples of a circuit device that includes gate stacks and gate seals are disclosed herein. In an example, a substrate is received that has a fin extending from the substrate. A placeholder gate is formed on the fin, and first and second gate seals are formed on sides of the placeholder gate. The placeholder gate is selectively removed to form a recess between side surfaces of the first gate seal and the second gate seal. A functional gate is formed within the recess and between the side surfaces of the first gate seal and the second gate seal.

Inventors: Lai; Sheng-Chou (Taoyuan, TW), Chiang; Tsung-Yu (New Taipei, TW)

**Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.** (Hsin-Chu, TW)

Family ID: 1000008751967

Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. (Hsinchu, TW)

Appl. No.: 18/447467

**Filed:** August 10, 2023

## **Prior Publication Data**

**Document Identifier**US 20230387256 A1
Publication Date
Nov. 30, 2023

## **Related U.S. Application Data**

continuation parent-doc US 17321730 20210517 US 11830930 child-doc US 18447467 division parent-doc US 16124451 20180907 US 11011618 20210518 child-doc US 17321730 us-provisional-application US 62592571 20171130

#### **Publication Classification**

Int. Cl.: H01L21/02 (20060101); H01L29/66 (20060101); H10D30/01 (20250101); H10D30/62 (20250101); H10D64/01 (20250101); H10D64/66 (20250101); H01L21/321 (20060101)

#### **U.S. Cl.:**

CPC **H10D64/021** (20250101); **H01L21/02164** (20130101); **H01L21/02238** (20130101);

**H01L21/02255** (20130101); **H10D30/024** (20250101); **H10D30/62** (20250101); **H10D64/017** (20250101); **H10D64/671** (20250101); H01L21/32105 (20130101)

## **Field of Classification Search**

**CPC:** H01L (29/6656); H01L (29/66795); H01L (21/02238)

## **References Cited**

#### **U.S. PATENT DOCUMENTS**

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl.    | CPC          |
|--------------|--------------------|----------------------|-------------|--------------|
| 6465334      | 12/2001            | Buynoski et al.      | N/A         | N/A          |
| 8772109      | 12/2013            | Colinge              | N/A         | N/A          |
| 8785285      | 12/2013            | Tsai et al.          | N/A         | N/A          |
| 8816444      | 12/2013            | Wann et al.          | N/A         | N/A          |
| 8823065      | 12/2013            | Wang et al.          | N/A         | N/A          |
| 8860148      | 12/2013            | Hu et al.            | N/A         | N/A          |
| 9105490      | 12/2014            | Wang et al.          | N/A         | N/A          |
| 9236267      | 12/2015            | De et al.            | N/A         | N/A          |
| 9236300      | 12/2015            | Liaw                 | N/A         | N/A          |
| 9520482      | 12/2015            | Chang et al.         | N/A         | N/A          |
| 9576814      | 12/2016            | Wu et al.            | N/A         | N/A          |
| 9899397      | 12/2017            | Leobandung           | N/A         | H10D 64/035  |
| 10014224     | 12/2017            | Jangjian             | N/A         | H10D 84/038  |
| 2012/0241873 | 12/2011            | Huang                | N/A         | N/A          |
| 2012/0292708 | 12/2011            | Chen et al.          | N/A         | N/A          |
| 2013/0178030 | 12/2012            | Ramkumar             | 257/E21.423 | H10D 64/662  |
| 2013/0248951 | 12/2012            | Huang                | N/A         | N/A          |
| 2014/0370696 | 12/2013            | Tu et al.            | N/A         | N/A          |
| 2015/0236159 | 12/2014            | He et al.            | N/A         | N/A          |
| 2016/0086949 | 12/2015            | Chern                | 257/401     | H01L 27/0207 |
| 2016/0163861 | 12/2015            | Park et al.          | N/A         | N/A          |
| 2016/0190280 | 12/2015            | Young et al.         | N/A         | N/A          |
| 2016/0358921 | 12/2015            | Park et al.          | N/A         | N/A          |
|              |                    |                      |             |              |

#### FOREIGN PATENT DOCUMENTS

| Patent No.  | <b>Application Date</b> | Country | CPC |
|-------------|-------------------------|---------|-----|
| 102770960   | 12/2011                 | CN      | N/A |
| 105742344   | 12/2015                 | CN      | N/A |
| 20120130315 | 12/2011                 | KR      | N/A |
| 20160078218 | 12/2015                 | KR      | N/A |
| 20170046093 | 12/2016                 | KR      | N/A |
| 20170051120 | 12/2016                 | KR      | N/A |
| 201222678   | 12/2011                 | TW      | N/A |

| 201639012 | 12/2015 | TW | N/A |
|-----------|---------|----|-----|
| 201738931 | 12/2016 | TW | N/A |

Primary Examiner: Page; Dale E

Assistant Examiner: Baptiste; Wilner Jean

Attorney, Agent or Firm: HAYNES AND BOONE, LLP

## **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATIONS (1) The present application is a continuation application of U.S. patent application Ser. No. 17/321,730, filed May 17, 2021, which is a divisional of U.S. patent application Ser. No. 16/124,451, filed Sep. 7, 2018, which claims the benefit of U.S. Provisional Application No. 62/592,571, entitled "Circuit Devices with Gate Seals" and filed Nov. 30, 2017, each of which is incorporated herein by reference in its entirety.

#### **BACKGROUND**

(1) The semiconductor industry has progressed into nanometer technology process nodes in pursuit of higher device density, higher performance, and lower cost. Beyond merely shrinking devices, circuit designers are looking to novel structures to deliver even greater performance. One avenue of inquiry is the development of three-dimensional designs, such as fin-like field effect transistors (FinFETs). A FinFET may be envisioned as a typical planar device extruded out of a substrate and into the gate. An exemplary FinFET is fabricated with a thin "fin" (or fin structure) extending up from a substrate. The channel region of the FET is formed in this vertical fin, and a gate is provided over (e.g., wrapping around) the channel region of the fin. Wrapping the gate around the fin increases the contact area between the channel region and the gate and allows the gate to control the channel from multiple sides. This can be leveraged in a number of way, and in some applications, FinFETs provide reduced short channel effects, reduced leakage, and higher current flow. In other words, they may be faster, smaller, and more efficient than planar devices. (2) As a further example, developments have been made to the gate structures of transistors in integrated circuits. At a high level, a gate structure may include a conductor and a gate dielectric that separates the conductor from a channel region of the transistor. With respect to the gate conductor, developments now allow the use of layers of metal as a substitute for polysilicon in the gate conductor. Accordingly, whereas polysilicon once replaced metal as a gate conductor because of polysilicon's increased resistance to heat and ease of fabrication, metal is once again replacing polysilicon in part because of metal's higher conductance.

## **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
- (2) FIG. **1** is a perspective view of a portion of a workpiece according to some embodiments of the present disclosure.
- (3) FIGS. 2A and 2B are flow diagrams of a method of fabricating a workpiece according to some

- embodiments of the present disclosure.
- (4) FIGS. **3**A, **4**A, **5**A, **6**A, **7**A, **8**A, **9**A, **10**A, **11**A, **12**A, **13**A, **14**A, and **15**A are cross-sectional view diagrams of the workpiece taken through a fin at various stages of a method of fabricating a workpiece with a gate seal according to some embodiments of the present disclosure.
- (5) FIGS. **3**B, **4**B, **5**B, **6**B, **7**B, **8**B, **9**B, **10**B, **11**B, **12**B, **13**B, **14**B, and **15**B are cross-sectional view diagrams of the workpiece taken through a non-fin region at various stages of a method of fabricating a workpiece with a gate seal according to some embodiments of the present disclosure. DETAILED DESCRIPTION
- (6) The following disclosure provides many different embodiments, or examples, for implementing different features of the disclosure. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations beyond the extent noted.
- (7) Moreover, the formation of a feature on, connected to, and/or coupled to another feature in the present disclosure that follows may include embodiments in which the features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the features, such that the features may not be in direct contact. In addition, spatially relative terms, for example, "lower," "upper," "horizontal," "vertical," "above," "over," "below," "beneath," "up," "down," "top," "bottom," etc. as well as derivatives thereof (e.g., "horizontally," "downwardly," "upwardly," etc.) are used for ease of the present disclosure of one features relationship to another feature. The spatially relative terms are intended to cover different orientations of the device including the features.
- (8) As device sizes continue to fall, raised features present an increasing challenge to fabrication. For example, as the name implies, FinFETs are transistors where the gate wraps around a raised fin. As fins narrow and the gaps between fins become smaller, it may prove difficult to reliably fabricate the gates surrounding the fins, particularly in, but not limited to, the trenches between fins. In a gate replacement process where a temporary placeholder gate is formed and later replaced with a metal-containing functional gate, defects such as metal gate extrusion may occur in the trenches and elsewhere when the functional gate is formed.
- (9) To address this issue and others, some embodiments of the present disclosure provide a transistor with a gate seal to prevent extrusion and other defects. In one such embodiment, a placeholder gate is formed around the channel region of a fin. A gate seal is formed on the placeholder gate prior to forming a gate spacer around the placeholder gate. The gate seal provides a barrier around the placeholder gate, including in areas where the gate spacer may not be effectively and uniformly deposited such as the trenches between fins. When the placeholder gate is removed, the gate seal is left in place to provide an effective barrier against gate extrusion when forming the functional gate.
- (10) In some embodiments, because the gate seal is formed by a process that provides more uniform deposition within the trench than the deposition process used to form the gate spacer, the gate seal reduces defects. Furthermore, the gate seal may reduce the surface roughness of the placeholder gate and thereby provide a better surface for the gate spacer to adhere to. In turn, this may improve the uniformity of the gate spacer. Thus, some embodiments of the present disclosure reduce gate defects, particularly in trenches between fins, in order to improve yield. However, unless otherwise noted, no embodiment is required to provide any particular advantage.

- (11) FIG. **1** is a perspective view of a portion of a workpiece **100** according to some embodiments of the present disclosure. FIG. **1** has been simplified for the sake of clarity and to better illustrate the concepts of the present disclosure. Additional features may be incorporated into the workpiece **100**, and some of the features described below may be replaced or eliminated for other embodiments of the workpiece **100**.
- (12) The workpiece **100** includes a substrate **102** with one or more device fins **104** formed upon it and separated by isolation features **106**. The device fins **104** are representative of any raised feature, and while the illustrated embodiments include FinFET device fins **104**, further embodiments include other raised active and passive devices formed upon the substrate **102**. In some embodiments, the FinFET device fins **104** include a pair of opposing source/drain features **108** separated by a channel region **110**. The flow of carriers (electrons for an n-channel FinFET and holes for a p-channel FinFET) through the channel region **110** is controlled by a voltage applied to a gate stack **112** adjacent to and overwrapping the channel region **110**. One of the gate stacks **112** is shown as translucent to better illustrate the underlying channel region **110**.
- (13) In the illustrated embodiment, the channel region **110** rises above the plane of the substrate **102** upon which it is formed and above the isolation features **106**, and accordingly, circuit devices formed on the device fins **104** may be referred to as a "nonplanar" devices. The raised channel region **110** provides a larger surface area proximate to the gate stack **112** than comparable planar devices. This strengthens the electromagnetic field interactions between the gate stack **112** and the channel region **110**, which may reduce leakage and short channel effects associated with smaller devices. Thus in many embodiments, FinFETs, and other nonplanar devices deliver better performance in a smaller footprint than their planar counterparts.
- (14) With respect to the gate stack **112**, it may include an interfacial layer **114** where it meets the channel region, a gate dielectric **116**, such as a high-K dielectric layer, disposed on the interfacial layer **114**, and one or more metal-containing layers **118** disposed on the gate dielectric **116**. In various embodiments, the metal-containing layers **118** include a capping layer, a work function layer, a barrier layer, and/or an electrode fill. Examples of these layers are shown and described in more detail below.
- (15) The gate stack **112** may be disposed between a pair of opposing gate spacers **120**. The gate spacers **120** may be used to control the size of the channel region **110** by controlling where the source/drain features **108** are formed and may be used in the formation of the gate stack **112**. In some embodiments, the workpiece **100** includes a gate seal **122** disposed between the gate spacers **120** and the gate stack **112**. The gate seal **122** may extend vertically between a vertical side surface of the gate spacers **120** and a vertical side surface of a component of the gate stack **112**, such as the gate dielectric **116**.
- (16) The gate seal **122** may improve the fabrication of the workpiece **100** and specifically the gate stack **112**. In some examples, the gate seal **122** is formed by a process that produces a more uniform shape, particularly between fins, than the deposition used for the gate spacers **120**. This may prevent portions of the gate stack **112** from extruding through defects in a gate spacer interface. In some examples, the gate seal **122** reduces the surface roughness of a placeholder gate material that is subsequently replaced to form the gate stack **112**. In so doing, the gate seal **122** may provide a better interface with the gate spacers **120** and may further prevent gate stack extrusion. Similarly, in some examples, the gate seal **122** fills voids in the placeholder gate material to provide a better shape for the subsequent gate stack **112**. In these examples and others, the gate seal **122** improves the uniformity of the gate stack **112** leading to more reliable device performance and fewer yield-killing defects.
- (17) Exemplary methods of forming a workpiece with a gate seal **122**, such as the workpiece **100** of FIG. **1**, will now be described with reference to FIGS. **2**A-**15**B. In that regard, FIGS. **2**A and **2**B are flow diagrams of a method **200** of fabricating a workpiece **300** according to some embodiments of the present disclosure. The workpiece **300** may be substantially similar to the workpiece **100** of

- FIG. **1** in many regards. Additional steps may be provided before, during, and after the method **200**, and some of the steps described may be replaced or eliminated for other embodiments of the method 200. FIGS. 3A, 4A, 5A, 6A, 7A, 8A, 9A, 10A, 11A, 12A, 13A, 14A, and 15A are crosssectional view diagrams of the workpiece **300** taken through a fin **104** at various stages of the method **200** of fabricating the workpiece **300** with a gate seal according to some embodiments of the present disclosure. FIGS. 3B, 4B, 5B, 6B, 7B, 8B, 9B, 10B, 11B, 12B, 13B, 14B, and 15B are cross-sectional view diagrams of the workpiece 300 taken through a non-fin region at various stages of the method **200** of fabricating the workpiece **300** with a gate seal according to some embodiments of the present disclosure. Specifically, the figures show the formation of first and second portions of a single gate stack 112 with a gate seal 122, although it is understood that the gate stack **112** may span multiple fins **104** and that the workpiece **300** may include any number of such gate stacks **112**. For clarity, some aspects of the figures have been simplified or omitted. (18) Referring first to block **202** of FIG. **2**A and to FIGS. **3**A and **3**B, a workpiece **300** is received that includes a substrate **102** with fins **104** extending from it. In various examples, the substrate **102** includes an elementary (single element) semiconductor, such as silicon or germanium in a crystalline structure; a compound semiconductor, such as silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor such as SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; a non-semiconductor material, such as soda-lime glass, fused silica, fused quartz, and/or calcium fluoride (CaF.sub.2); and/or combinations thereof.
- (19) The substrate **102** may be uniform in composition or may include various layers, some of which may be selectively etched to form the fins. The layers may have similar or different compositions, and in various embodiments, some substrate layers have non-uniform compositions to induce device strain and thereby tune device performance. Examples of layered substrates include silicon-on-insulator (SOI) substrates **102**. In some such examples, a layer of the substrate **102** may include an insulator such as a semiconductor oxide, a semiconductor nitride, a semiconductor oxynitride, a semiconductor carbide, and/or other suitable insulator materials. (20) The fins **104** may be formed by etching into the substrate **102** and/or by depositing (e.g., epitaxially growing) material upon the substrate **102**. Accordingly, the fins **104** may include some materials in common with the substrate **102** or may be entirely distinct in composition. In various examples, the fins **104** may include one or more layers of a semiconductor; a dielectric such as a semiconductor oxide, a semiconductor nitride, a semiconductor oxynitride, and/or a semiconductor carbide; and/or other suitable material.
- (21) The workpiece **300** may include isolation features **106**, such as Shallow Trench Isolation features (STIs), disposed between the fins **104**. The isolation features **106** may include a dielectric such as a semiconductor oxide, a semiconductor nitride, a semiconductor carbide, FluoroSilicate Glass (FSG), a low-K dielectric material, and/or other suitable dielectric material. The dielectric material may be deposited by any suitable technique including thermal growth, Chemical Vapor Deposition (CVD), High-Density Plasma CVD (HDP-CVD), Physical Vapor Deposition (PVD), Atomic Layer Deposition (ALD), and/or spin-on techniques. In one such embodiment, a CVD process is used to deposit a flowable dielectric material that includes both a dielectric component and a solvent in a liquid or semiliquid state. A curing process is used to drive off the solvent, leaving behind the dielectric material of the isolation features **106** in its solid state. Referring back to FIG. **1**, the isolation features **106** may be recessed such that a portion of each fin extends above the adjacent isolation features **106** while another portion of each fin is below and surrounded by the adjacent isolation features.
- (22) As noted above, the workpiece **300** may be fabricated in a gate replacement or a gate-first process. In a gate replacement process, a placeholder gate structure is first formed on the workpiece **300** and subsequently replaced with a functional gate as described in blocks **204-230**. This may be done when materials of the functional gate (e.g., gate electrode material, gate dielectric layer

- material, interfacial layer, etc.) may be damaged by some fabrication processes, such as annealing. (23) Referring to block **204** of FIG. **2**A and to FIGS. **4**A and **4**B, an interfacial layer **114** is formed on the top and side surfaces of the fins **104**. The interfacial layer **114** may include an interfacial material, such as a semiconductor oxide, semiconductor nitride, semiconductor oxynitride, other semiconductor dielectrics, other suitable interfacial materials, and/or combinations thereof. The interfacial layer 114 may be formed to any suitable thickness using any suitable process including thermal growth, ALD, CVD, HDP-CVD, PVD, spin-on deposition, and/or other suitable deposition processes. In some examples, the interfacial layer **114** is formed by a thermal oxidation process and includes a thermal oxide of a semiconductor present in the fins 104 (e.g., silicon oxide for siliconcontaining fins **104**, silicon-germanium oxide for silicon-germanium-containing fins **104**, etc.). (24) Referring to block **206** of FIG. **2**A and to FIGS. **5**A and **5**B, a placeholder gate material **502** is formed on the workpiece **300**. The placeholder gate material **502** may include any suitable material such as a semiconductor and/or a dielectric. The placeholder gate material **502** may be formed using any suitable process including CVD, HDP-CVD, PVD, ALD, spin-on deposition, and/or other suitable deposition processes. In one such example, the placeholder gate material 502 includes polysilicon formed in a Low Pressure CVD (LPCVD) process using a precursor such as SiH.sub.4 at a temperature between about 500° C. and about 650° C. and a pressure between about 0.2 Torr and about 1.0 Torr.
- (25) Referring to block **208** of FIG. **2**A and referring still to FIGS. **5**A and **5**B, a first hard mask layer **504** may be formed on the placeholder gate material **502** to aid in patterning the placeholder gate material **502**. The first hard mask layer **504** may include any suitable material, and in various examples include a dielectric such as a semiconductor oxide, a semiconductor nitride, a semiconductor oxynitride, a semiconductor carbide, etc. In one such example, the first hard mask layer **504** includes silicon nitride. The first hard mask layer **504** may be formed using any suitable process including CVD, HDP-CVD, PVD, ALD, spin-on deposition, and/or other suitable deposition processes.
- (26) Referring to block **210** of FIG. **2**A and referring still to FIGS. **5**A and **5**B, a photoresist layer **506** is formed on the placeholder gate material **502** and the first hard mask layer **504** and patterned to define a placeholder gate **508**. An exemplary photoresist layer **506** includes a photosensitive material that causes the layer to undergo a property change when exposed to light. This property change can be used to selectively remove exposed or unexposed portions of the photoresist layer in a process referred to as lithographic patterning. In one such embodiment, a photolithographic system exposes the photoresist layer **506** to radiation in a particular pattern determined by a mask. Light passing through or reflecting off the mask strikes the photoresist layer **506** thereby transferring a pattern formed on the mask to the photoresist layer **506**. In other such examples, the photoresist layer **506** is patterned using a direct write or maskless lithographic technique, such as laser patterning, e-beam patterning, and/or ion-beam patterning. Once exposed, the photoresist layer **506** is developed leaving the exposed portions of the resist, or in alternative examples, leaving the unexposed portions of the resist. An exemplary patterning process includes soft baking of the photoresist layer **506**, mask aligning, exposure, post-exposure baking, developing the photoresist layer **506**, rinsing, and drying (e.g., hard baking). The patterned photoresist layer **506** exposes portions of the first hard mask layer **504** and/or the placeholder gate material **502** to be etched.
- (27) Referring to block **212** of FIG. **2**A and to FIGS. **6**A and **6**B, the exposed portions of the first hard mask layer **504** and the placeholder gate material **502** are etched to further define the placeholder gate **508**. The etching processes may include any suitable etching technique, such as wet etching, dry etching, Reactive Ion Etching (RIE), ashing, and/or other etching methods. In some examples, etching includes multiple etching steps with different etching chemistries, each targeting a particular material of the workpiece **300**. In particular, the etching steps and chemistries may be configured to etch the first hard mask layer **504** and the placeholder gate material **502**

without significantly etching the fins **104** or the isolation features **106**. Any remaining photoresist layer **506** and/or first hard mask layer **504** may be removed from the placeholder gate material **502** after the etching.

- (28) Referring to block **214** of FIG. **2**A and to FIGS. **7**A and **7**B, a gate seal **122** is formed on the top and side surfaces of the placeholder gate material **502**. The gate seal **122** may include any suitable material, such as a semiconductor and/or dielectric. The gate seal **122** may be formed to any suitable thickness 702 and may be formed using any suitable process including thermal growth, CVD, HDP-CVD, PVD, ALD, High Aspect Ratio Process (HARP) and/or other suitable processes. In some examples, the gate seal 122 is formed by thermal oxidation of the placeholder gate material **502** and accordingly, contains an oxide of a material in the placeholder gate material **502**. In some examples, the placeholder gate material **502** includes polysilicon and is heated to a temperature at between about 700° C. and about 1500° C. in an environment containing O.sub.2 (dry oxidation), H.sub.20 (wet oxidation), or other oxygen source. In one such example, the process produces a substantially conformal gate seal 122 consisting essentially of polysilicon oxide (poly oxide) or other suitable oxide with a thickness **702** selected to be between about 0.2 nm and about 2 nm. Accordingly, in examples where the placeholder gate material 502 has a thickness of between about 10 nm and about 20 nm and a height of between about 100 nm and 200 nm, the thickness of the gate seal **122** is between about 1/100 and 1/10 the thickness of the placeholder gate material **502** and between about 1/1,000 and about 1/100 the height of the placeholder gate material **502**.
- (29) As noted above, the gate seal **122** may be formed using thermal growth, HARP, ALD, CVD, or other suitable processes. The particular process or processes may be selected based on the quality of the interface produced by the process in light of the surface roughness and other surface properties of the placeholder gate material **502**. A process may also be selected based on the uniformity of deposition at the bottom of narrow trenches such as the non-fin regions between fins shown in FIG. **7B**. Additionally or in the alternative, a deposition process may be selected based on the desired thickness of the gate seal **122**. Accordingly, the present disclosure is not limited to any particular technique for forming the gate seal **122**. In these examples and others, the gate seal **122** reduces gate extrusion and other defects that may affect device performance or yield. (30) Referring to block **216** of FIG. **2A** and to FIGS. **8A** and **8B**, one or more gate spacer layers are formed on the gate seal **122** and the isolation feature **106**, of which three (an inner spacer layer **802**, a middle spacer layer **106**, are shown. In various examples, each of
- a middle spacer layer **804**, and an outer spacer layer **806**) are shown. In various examples, each of the gate spacer layers includes a suitable material, such as: a dielectric material (e.g., a semiconductor oxide, a semiconductor nitride, a semiconductor oxynitride, a semiconductor carbide, a semiconductor oxycarbonitride, etc.), SOG, tetraethylorthosilicate (TEOS), PE-oxide, HARP-formed oxide, and/or other suitable material. The gate spacer layers may be formed to any suitable thickness using any suitable deposition technique (e.g., CVD, HDP-CVD, ALD, etc.). In one such embodiment, the inner spacer layer **802** includes silicon oxycarbonitride, the middle spacer layer **804** includes silicon oxide, and the outer spacer layer **806** includes silicon nitride. In the embodiment, each gate spacer layer has a thickness between about 1 nm and about 10 nm and is deposited by a conformal CVD and/or ALD process.
- (31) Referring to block **218** of FIG. **2**B and to FIGS. **9**A and **9**B, the gate spacer layers are selectively etched to remove them from the horizontal surfaces of the placeholder gate material **502**, fins **104**, and isolation features **106** while leaving them on the vertical surfaces. This defines gate spacers **120** disposed alongside the placeholder gate **508**. The etching process may be performed using any suitable etching method, such as wet etching, dry etching, RIE, ashing, and/or other etching methods and may use any suitable etchant chemistries. The etching methods and the etchant chemistries may vary as the gate spacer layers are etched to target the particular material being etched while minimizing unintended etching of the materials not being targeted. In some such examples, the etching process is configured to anisotropically etch the gate spacer layers,

- while leaving the portions of the gate spacers **120** on the vertical sidewalls of the placeholder gate **508**. In some embodiments, the etching process of block **218** is configured to remove the gate seal **122** from the horizontal surface of the placeholder gate material **502** while leaving the gate seal **122** on the vertical surfaces of the placeholder gate material **502**.
- (32) Referring to block **220** of FIG. **2**B and to FIGS. **10**A and **10**B, an etching process is performed on the workpiece **300** to create recesses **1002** in which to form source/drain features. The etching process may be performed using any suitable etching method, such as wet etching, dry etching, RIE, ashing, and/or other etching methods and may use any suitable etchant chemistries, such as carbon tetrafluoride (CF.sub.4), difluoromethane (CH.sub.2F.sub.2), trifluoromethane (CHF.sub.3), other suitable etchants, and/or combinations thereof. The etching methods and the etchant chemistries may be selected to etch the fins **104** without significant etching of the placeholder gate **508**, gate spacers **120**, the gate seal **122**, and/or the isolation features **106**. In some examples, the etching of block **220** is performed as part of block **218**.
- (33) Referring to block **222** of FIG. **2B** and to FIGS. **11**A and **11**B, an epitaxy process is performed on the workpiece **300** to grow source/drain features **108** within the recesses **1002**. In various examples, the epitaxy process includes a CVD deposition technique (e.g., Vapor-Phase Epitaxy (VPE) and/or Ultra-High Vacuum CVD (UHV-CVD)), molecular beam epitaxy, and/or other suitable processes. The epitaxy process may use gaseous and/or liquid precursors, which interact with a component of the substrate **102** (e.g., silicon) to form the source/drain features **108**. The resultant source/drain features **108** may be in-situ doped to include p-type dopants, such as boron or BF **2**; n-type dopants, such as phosphorus or arsenic; and/or other suitable dopants including combinations thereof. Additionally or in the alternative, the source/drain features **108** may be doped using an implantation process (i.e., a junction implant process) after the source/drain features **108** are formed. Once the dopant(s) are introduced, a dopant activation process, such as Rapid Thermal Annealing (RTA) and/or a laser annealing process, may be performed to activate the dopants within the source/drain features **108**.
- (34) The source/drain features **108** may have any suitable shape, and in some examples, the source/drain features **108** have a substantially u-shaped profile where a vertical sidewall portion of each of the source/drain features **108** is substantially aligned with an outer vertical surface of the gate spacer **120** (e.g., exterior surface of the outer spacer layer **806**). Furthermore in some examples, halo/pocket implantation is performed on the substrate **102**, and as a result, the source/drain features **108** extend underneath the gate spacers **120**.
- (35) Referring to block **224** of FIG. **2B** and to FIGS. **12**A and **12B**, a Contact Etch Stop Layer (CESL) **1202** is formed on the workpiece **300**. The CESL **1202** may be formed on the source/drain features **108** and on the placeholder gate **508**, and in particular, on the vertical side surfaces of gate spacer **120**. The CESL **1202** may include any suitable material, such as: a dielectric material (e.g., a semiconductor oxide, a semiconductor nitride, a semiconductor oxynitride, a semiconductor carbide, a semiconductor oxycarbonitride, etc.), polysilicon, SOG, TEOS, PE-oxide, HARP-formed oxide, and/or other suitable material. In some examples, the CESL **1202** includes silicon oxycarbonitride. The CESL **1202** may be formed to any suitable thickness using any suitable deposition technique (e.g., CVD, HDP-CVD, ALD, etc.). In some examples, the CESL **1202** has a thickness between about 1 nm and about 10 nm, and is deposited by a conformal CVD and/or ALD process.
- (36) Referring to block **226** of FIG. **2**B and referring still to FIGS. **12**A and **12**B, an Inter-Level Dielectric (ILD) layer **1204** is formed on the workpiece **300**. The ILD layer **1204** acts as an insulator that supports and isolates conductive traces of an electrical multi-level interconnect structure that electrically interconnects elements of the workpiece **300**, such as the source/drain features **108** and the gate stack. The ILD layer **1204** may comprise a dielectric material (e.g., a semiconductor oxide, a semiconductor nitride, a semiconductor oxynitride, a semiconductor carbide, etc.), SOG, fluoride-doped silicate glass (FSG), phosphosilicate glass (PSG),

- borophosphosilicate glass (BPSG), Black Diamond® (Applied Materials of Santa Clara, California), Xerogel, Aerogel, amorphous fluorinated carbon, parylene, BCB, SILK® (Dow Chemical of Midland, Michigan), and/or combinations thereof. The ILD layer **1204** may be formed by any suitable process including CVD, PVD, spin-on deposition, and/or other suitable processes. (37) A chemical mechanical polish/planarization (CMP) process is performed on the workpiece **300**. The CMP process may remove some or all of the CESL **1202** and the ILD layer **1204** from the top of the placeholder gate material **502**, and may be followed by an etch back to remove any remaining material from the placeholder gate material **502**.
- (38) Referring to block **228** of FIG. **2**B and to FIGS. **13**A and **13**B, the placeholder gate material **502** is removed as part of a gate replacement process to provide a recess **1302** between the gate seal **122** and between the gate spacers **120**. Removing the placeholder gate material **502** may include one or more etching processes (e.g., wet etching, dry etching, RIE) using an etchant chemistry configured to selectively etch the placeholder gate material **502** without significant etching of surrounding materials such as the gate seal **122**, the fin **104**, the gate spacer layers, the CESL **1202**, the ILD layer **1204**, etc.
- (39) Referring to block 230 of FIG. 2B and to FIGS. 14A and 14B, a functional gate stack 112 is formed in the recess 1302 defined by removing the placeholder gate material 502. In some example, this includes depositing a gate dielectric 116 on the interfacial layer 114 and along at least some of the vertical surfaces of the gate seal 122. The gate dielectric 116 may include one or more dielectric materials, which are commonly characterized by their dielectric constant relative to silicon dioxide. In some embodiments, the gate dielectric 116 includes a high-k dielectric material, such as HfO.sub.2, HfSiO, HfSiON, HMO, HfSiO, HfZrO, zirconium oxide, aluminum oxide, hafnium dioxide-alumina (HfO.sub.2—Al.sub.2O.sub.3) alloy, other suitable high-k dielectric materials, and/or combinations thereof. Additionally or in the alternative, the gate dielectric 116 may include other dielectrics, such as a semiconductor oxide, semiconductor nitride, semiconductor oxynitride, semiconductor carbide, amorphous carbon, TEOS, other suitable dielectric material, and/or combinations thereof. The gate dielectric 116 may be formed to any suitable thickness using any suitable process including ALD, CVD, HDP-CVD, PVD, spin-on deposition, and/or other suitable deposition processes.
- (40) The gate stack **112** may also include a gate electrode disposed on and within the gate dielectric **116** that, in turn, includes layers such as a capping layer **1402**, a barrier layer **1404**, one or more work function layer(s) **1406**, an electrode fill **1408**, etc.
- (41) Referring first to the capping layer **1402**, the capping layer **1402** may be formed on the horizontal and vertical surfaces of the gate dielectric **116** in block **230**. The capping layer **1402** may include any suitable conductive material including metals (e.g., W, Al, Ta, Ti, Ni, Cu, Co, etc.), metal nitrides, and/or metal silicon nitrides, and may be deposited via CVD, ALD, PE CVD, PEALD, PVD, and/or other suitable deposition process. In various embodiments, the capping layer **1402** includes TaSiN, TaN, or TiN.
- (42) A barrier layer **1404** may be formed on the horizontal and vertical surfaces of the capping layer **1402** in block **230**. The barrier layer **1404** may contain any suitable material, such as W, Ti, TiN, Ru, or combinations thereof. Materials for the barrier layer **1404** may be selected based on their resilience to diffusion into the capping layer **1402**. The barrier layer **1404** may be deposited by any suitable technique including ALD, CVD, PE CVD, PEALD, PVD (e.g., sputtering), and/or combinations thereof.
- (43) One or more work function layer(s) **1406** are formed on the horizontal and vertical surfaces of the capping layer **1402** in block **230**. Suitable work function layer **1406** materials include n-type and/or p-type work function materials based on the type of device to which the gate stack **112** corresponds. Exemplary p-type work function metals include TiN, TaN, Ru, Mo, Al, WN, ZrSi.sub.2, MoSi.sub.2, TaSi.sub.2, NiSi.sub.2, WN, other suitable p-type work function materials, and/or combinations thereof. Exemplary n-type work function metals include Ti, Ag, TaAl, TaAlC,

TiAlN, TaC, TaCN, TaSiN, Mn, Zr, other suitable n-type work function materials, and/or combinations thereof. The work function layer(s) **1406** may be deposited by any suitable technique including ALD, CVD, PE CVD, PEALD, PVD, and/or combinations thereof.

- (44) Finally, an electrode fill **1408** is formed on the work function layer(s) in block **230**. The electrode fill **1408** may include any suitable material including metals (e.g., W, Al, Ta, Ti, Ni, Cu, Co, etc.), metal oxides, metal nitrides and/or combinations thereof, and in an example, the electrode core includes tungsten (W). The electrode fill **1408** may be deposited by any suitable technique including ALD, CVD, PE CVD, PEALD, PVD, and/or combinations thereof.
- (45) Referring to block 232 of FIG. 2B, the workpiece may be provided for further fabrication. In some embodiments, this includes forming a self-aligned capping feature 1502 on the gate stack 112. The self-aligned capping feature 1502 may aid in contact formation by electrically isolating the gate stack 112 from a misaligned contact that partially overlaps the gate stack 112. Accordingly, the self-aligned capping feature 1502 may include a dielectric or other suitable insulating material and in an embodiment includes silicon oxynitride. In one such example, the layers of the gate stack 112 including the gate dielectric 116, the capping layer 1402, the barrier layer 1404, the work function layers 1406, and the electrode fill 1408 are partially recessed using one or more etching techniques and etchants configured to etch the materials of the gate stack without significant etching of the gate seal 122 and/or the ILD layer 1204. The self-aligned capping feature 1502 is deposited in the recess via CVD, PE CVD, ALD, PEALD, PVD and/or other suitable deposition process, and a CMP process is performed such that a top surface of the self-aligned capping feature 1502 is substantially coplanar with a top surface of the ILD layer 1204, the CESL 1202, the gate spacer 120, and/or the gate seal 122.
- (46) Thus, the present disclosure provides examples of a circuit device that includes a gate stack and a gate seal. In some examples, a method includes receiving a substrate having a fin extending from the substrate. A placeholder gate is formed on the fin, and first and second gate seals are formed on sides of the placeholder gate. The placeholder gate is selectively removed to form a recess between side surfaces of the first gate seal and the second gate seal. A functional gate is formed within the recess and between the side surfaces of the first gate seal and the second gate seal. In some such examples, the forming of the first gate seal and the second gate seal includes performing a thermal oxidation process on a material of the placeholder gate. In some such examples, the material of the placeholder gate includes polysilicon and the gate seal includes polysilicon oxide. In some such examples, the forming of the functional gate includes forming a gate dielectric within the recess, and the gate dielectric physically contacts an entirety of the side surfaces of the first gate seal and the second gate seal. In some such examples, the forming of the placeholder gate further forms the placeholder gate on an isolation feature disposed adjacent the fin, and the forming of the first gate seal forms the first gate seal on a first portion of the placeholder gate disposed on the fin and on a second portion of the placeholder gate disposed on the isolation feature. In some such examples, an interfacial layer is formed on the fin, and the placeholder gate is formed on the interfacial layer. In some such examples, the first gate seal and the second gate seal are formed on the interfacial layer. In some such examples, a sidewall spacer is formed alongside the first gate seal, and the sidewall spacer physically contacts the first gate seal. In some such examples, a dielectric layer is formed on functional gate. The dielectric layer extends between the side surfaces of the first gate seal and the second gate seal.
- (47) In further examples, a method includes receiving a substrate having a channel region. A placeholder gate is formed on the channel region, and the placeholder gate is oxidized to form dielectric gate seals on the placeholder gate. A gate spacer is formed on the dielectric gate seals. The placeholder gate is replaced with a functional gate such that the functional gate is disposed between the dielectric gate seals. In some such examples, the placeholder gate includes polysilicon and the dielectric gate seals includes polysilicon oxide. In some such examples, the functional gate includes a gate dielectric and the gate dielectric physically contacts the dielectric gate seals. In

some such examples, the gate dielectric extends along an entire vertical surface of each of the dielectric gate seals. In some such examples, the substrate includes an isolation feature, and the dielectric gate seals are on the channel region and on the isolation feature. In some such examples, the functional gate is on the channel region and the isolation feature, and the replacing of the placeholder gate is such that a first portion of the functional gate on the channel region and a second portion of the functional gate on the isolation feature are disposed between the dielectric gate seals.

(48) In yet further examples, a device includes: a pair of source/drain regions, a channel region disposed between the pair of source/drain regions, a gate stack disposed on the channel region, and a gate seal disposed on a side surface of the gate stack. In some such examples, the gate seal includes a dielectric material. In some such examples, wherein the gate seal consists essentially of polysilicon oxide. In some such examples, the device includes a gate spacer disposed on another side surface of the gate seal opposite the gate stack such that the gate spacer physically contacts the gate seal. In some such examples, the device includes an interfacial layer disposed on the channel region, and the gate stack and the gate seal are disposed on the interfacial layer.

(49) The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

## **Claims**

- 1. A method comprising: forming a fin-shaped active region protruding from a substrate; depositing a placeholder gate material over the fin-shaped active region and the substrate; patterning the placeholder gate material to form a placeholder gate structure directly over a channel region of the fin-shaped active region; treating the placeholder gate structure to convert a portion of the placeholder gate structure into a dielectric layer, wherein the dielectric layer and a remaining portion of the placeholder gate structure have a same height; forming a sidewall spacer along a sidewall surface of the dielectric layer; and replacing the remaining portion of the placeholder gate structure with a functional gate stack.
- 2. The method of claim 1, wherein the treating of the placeholder gate structure comprises performing a thermal oxidation to the placeholder gate structure.
- 3. The method of claim 1, wherein the dielectric layer comprises polysilicon oxide.
- 4. The method of claim 1, wherein the dielectric layer includes a conformal thickness along top and sidewall surfaces of the remaining portion of the placeholder gate structure.
- 5. The method of claim 1, wherein a ratio of a thickness of the dielectric layer to a thickness of the placeholder gate structure is less than 1/10.
- 6. The method of claim 1, wherein the forming of the sidewall spacer comprises: after treating the placeholder gate structure, conformally depositing a gate spacer layer over the fin-shaped active region and the dielectric layer; and selectively etching the gate spacer layer to remove portions of the gate spacer layer formed on horizontal surfaces of the fin-shaped active region and the dielectric layer.
- 7. The method of claim 1, further comprising: after the forming of the sidewall spacer, removing portions of the fin-shaped active region not directly covered by the placeholder gate structure, the dielectric layer, or the sidewall spacer to form source/drain recesses; and forming source/drain features in the source/drain recesses.

- 8. The method of claim 1, wherein the replacing of the remaining portion of the placeholder gate structure with the functional gate stack comprises: selectively removing the remaining portion of the placeholder gate structure without etching the dielectric layer and the sidewall spacer to form a gate trench; and forming the functional gate stack in the gate trench.
- 9. The method of claim 1, further comprising: forming a self-aligned capping layer on the functional gate stack, wherein a sidewall surface of the self-aligned capping layer is in direct contact with the dielectric layer.
- 10. A method comprising: receiving a workpiece comprising a gate structure engaging a semiconductor fin; forming a dielectric layer on top and sidewall surfaces of the gate structure, wherein the dielectric layer does not extend along a top surface of the semiconductor fin; after the forming of the dielectric layer, conformally depositing a gate spacer layer over the workpiece; and etching back the gate spacer layer and the dielectric layer to form a gate spacer and a gate seal layer, respectively, wherein the gate seal layer is disposed between the gate spacer and the gate structure.
- 11. The method of claim 10, wherein the gate structure includes polysilicon and the gate seal layer includes polysilicon oxide.
- 12. The method of claim 10, further comprising: after forming the gate spacer and the gate seal layer, replacing the gate structure with a functional gate stack comprising a high-K dielectric layer.
- 13. The method of claim 12, wherein the high-K dielectric layer extends along an entire vertical surface of the gate seal layer.
- 14. The method of claim 10, wherein the gate structure is isolated from the semiconductor fin by an interfacial layer, and the interfacial layer comprises silicon oxide.
- 15. The method of claim 10, wherein the workpiece further comprises another semiconductor fin isolated from the semiconductor fin by an isolation feature, wherein the gate seal layer is in direct contact with the isolation feature.
- 16. A method comprising: receiving a workpiece comprising a first semiconductor fin isolated from a second semiconductor fin by an isolation feature; selectively forming an interfacial layer on the first semiconductor fin without forming the interfacial layer on the isolation feature; forming a placeholder gate engaging the first semiconductor fin and having a first portion directly on the interfacial layer and a second portion directly on the isolation feature; forming a dielectric layer extending along sidewall surfaces of the first portion and second portion of the placeholder gate; conformally depositing a gate spacer layer over the workpiece, wherein the gate spacer layer is spaced apart from the first semiconductor fin by the interfacial layer; etching back the gate spacer layer to removal horizontal portions of the gate spacer layer to form gate spacers extending along sidewall surfaces of the dielectric layer; selectively removing the placeholder gate without etching the dielectric layer and the gate spacers to form a gate trench; and forming a functional gate stack in the gate trench.
- 17. The method of claim 16, wherein the dielectric layer further extends along a top surface of the placeholder gate, and the etching back of the gate spacer layer further removes a portion of the dielectric layer that extends along the top surface of the placeholder gate.
- 18. The method of claim 16, wherein the dielectric layer is in direct contact with the isolation feature.
- 19. The method of claim 16, wherein the etching back of the gate spacer layer further removes a portion of the interfacial layer not covered by the placeholder gate, the dielectric layer, or the gate spacers.
- 20. The method of claim 16, wherein the gate spacer layer extends along and in direct contact with a top surface of the isolation feature.