# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12389586

B2

August 12, 2025

Shao; Guangsu et al.

Semiconductor memory device and method for manufacturing the same including a plurality of mutually perpendicular trenches having the same depth

#### **Abstract**

A semiconductor device includes a substrate. A method includes the following operations. Multiple first trenches extending in a first direction are formed in the substrate. Multiple second trenches extending in a second direction are formed in the substrate in which the first trenches are formed. The first direction is perpendicular to the second direction. A first depth of a first trench is equal to a second depth of a second trench. A first insulating layer, a conducting layer and a second insulating layer are formed in sequence in the first and second trenches. The conducting layer in the first trench is separated on a cross section in the second direction to form two bit lines connected to sidewalls at either side of the first trench and extending in the first direction. Word lines extending in the second direction are formed on the conducting layer in the first and second trenches.

Inventors: Shao; Guangsu (Hefei, CN), Xiao; Deyuan (Hefei, CN), Qiu; Yunsong (Hefei,

CN), Wu; Minmin (Hefei, CN)

Applicant: CHANGXIN MEMORY TECHNOLOGIES, INC. (Hefei, CN); BEIJING

SUPERSTRING ACADEMY OF MEMORY TECHNOLOGY (BeiJing, CN)

Family ID: 1000008751052

Assignee: CHANGXIN MEMORY TECHNOLOGIES, INC. (Hefei, CN); BEIJING

SUPERSTRING ACADEMY OF MEMORY TECHNOLOGY (Beijing, CN)

Appl. No.: 17/934489

Filed: September 22, 2022

#### **Prior Publication Data**

**Document Identifier**US 20230200045 A1

Publication Date
Jun. 22, 2023

CN 202110955136.8

Aug. 19, 2021

## **Related U.S. Application Data**

continuation parent-doc WO PCT/CN2021/129340 20211108 PENDING child-doc US 17934489

# **Publication Classification**

Int. Cl.: H10B12/00 (20230101)

**U.S. Cl.:** 

CPC **H10B12/053** (20230201); **H10B12/34** (20230201); **H10B12/482** (20230201);

H10B12/488 (20230201);

## **Field of Classification Search**

**CPC:** H10B (12/053); H10B (12/34); H10B (12/482); H10B (12/488)

## **References Cited**

### **U.S. PATENT DOCUMENTS**

| C.S. ITILLITE | OCCIVILITIE        |                      |          |     |
|---------------|--------------------|----------------------|----------|-----|
| Patent No.    | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC |
| 7348628       | 12/2007            | Yoon                 | N/A      | N/A |
| 7781287       | 12/2009            | Yoon                 | N/A      | N/A |
| 7994061       | 12/2010            | Jung                 | N/A      | N/A |
| 8053316       | 12/2010            | Kim                  | N/A      | N/A |
| 8293604       | 12/2011            | Yoon                 | N/A      | N/A |
| 8420485       | 12/2012            | Cho                  | N/A      | N/A |
| 8440536       | 12/2012            | Jung                 | N/A      | N/A |
| 8497174       | 12/2012            | Cho                  | N/A      | N/A |
| 8643098       | 12/2013            | Shim                 | N/A      | N/A |
| 8878156       | 12/2013            | Satoh                | N/A      | N/A |
| 8956961       | 12/2014            | Takesako             | N/A      | N/A |
| 9029822       | 12/2014            | Satoh                | N/A      | N/A |
| 9136376       | 12/2014            | Moon                 | N/A      | N/A |
| 10361206      | 12/2018            | Moon                 | N/A      | N/A |
| 10811431      | 12/2019            | Makala               | N/A      | N/A |
| 10892262      | 12/2020            | Moon                 | N/A      | N/A |
| 10943812      | 12/2020            | Jang                 | N/A      | N/A |
| 10950608      | 12/2020            | Moon                 | N/A      | N/A |
| 2007/0012996  | 12/2006            | Yoon                 | N/A      | N/A |
| 2008/0124869  | 12/2007            | Yoon                 | N/A      | N/A |
| 2009/0004813  | 12/2008            | Lee                  | N/A      | N/A |
| 2009/0163011  | 12/2008            | Jung                 | N/A      | N/A |
| 2010/0237405  | 12/2009            | Shin                 | N/A      | N/A |
|               |                    |                      |          |     |

| 2010/0285645 | 12/2009 | Yoon         | N/A     | N/A         |
|--------------|---------|--------------|---------|-------------|
| 2011/0101447 | 12/2010 | Cho          | N/A     | N/A         |
| 2011/0143508 | 12/2010 | Kim          | N/A     | N/A         |
| 2011/0256354 | 12/2010 | Jung         | N/A     | N/A         |
| 2011/0298046 | 12/2010 | Hong         | 438/270 | H10B 12/482 |
| 2012/0025300 | 12/2011 | Chung        | N/A     | N/A         |
| 2012/0094454 | 12/2011 | Cho          | N/A     | N/A         |
| 2012/0094455 | 12/2011 | Cho          | N/A     | N/A         |
| 2012/0135573 | 12/2011 | Kim          | 438/270 | H10D 64/252 |
| 2012/0146221 | 12/2011 | Shim         | 438/653 | H10B 12/485 |
| 2012/0153365 | 12/2011 | Sung         | N/A     | N/A         |
| 2013/0049085 | 12/2012 | Lin          | N/A     | N/A         |
| 2013/0234230 | 12/2012 | Takesako     | 438/630 | H10D 30/025 |
| 2013/0234240 | 12/2012 | Moon et al.  | N/A     | N/A         |
| 2014/0011334 | 12/2013 | Cho          | 438/270 | H10B 12/482 |
| 2014/0061850 | 12/2013 | Cho          | N/A     | N/A         |
| 2014/0138609 | 12/2013 | Satoh et al. | N/A     | N/A         |
| 2015/0348976 | 12/2014 | Moon et al.  | N/A     | N/A         |
| 2019/0252387 | 12/2018 | Moon et al.  | N/A     | N/A         |
| 2019/0273081 | 12/2018 | Moon et al.  | N/A     | N/A         |
| 2020/0203215 | 12/2019 | Jang et al.  | N/A     | N/A         |
| 2022/0199793 | 12/2021 | Kim          | N/A     | H10B 12/05  |

#### FOREIGN PATENT DOCUMENTS

| Patent No. | <b>Application Date</b> | Country | CPC |
|------------|-------------------------|---------|-----|
| 1897305    | 12/2006                 | CN      | N/A |
| 101335241  | 12/2007                 | CN      | N/A |
| 101847637  | 12/2009                 | CN      | N/A |
| 102054820  | 12/2010                 | CN      | N/A |
| 102104005  | 12/2010                 | CN      | N/A |
| 102820300  | 12/2011                 | CN      | N/A |
| 103531479  | 12/2013                 | CN      | N/A |
| 103311249  | 12/2016                 | CN      | N/A |
| 110896074  | 12/2019                 | CN      | N/A |
| 110931558  | 12/2019                 | CN      | N/A |
| 111354728  | 12/2019                 | CN      | N/A |
| 113179666  | 12/2020                 | CN      | N/A |

#### OTHER PUBLICATIONS

Supplementary European Search Report in the European application No. 21923590.0, mailed on Aug. 1, 2023. 10 pages. cited by applicant

International Search Report in the international application No. PCT/CN2021/129356, mailed on Apr. 2, 2022. 6 pages with English translation. cited by applicant

International Search Report in the international application No. PCT/CN2021/129340, mailed on Mar. 4, 2022. 5 pages with English translation. cited by applicant

US Office action in U.S. Appl. No. 17/836,315, mailed on Feb. 20, 2025. cited by applicant

Primary Examiner: Garces; Nelson

## **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATIONS (1) The present application is a continuation of International Application No. PCT/CN2021/129340 filed on Nov. 8, 2021, which claims priority to Chinese Patent Application No. 202110955136.8 filed on Aug. 19, 2021. The disclosures of the above-referenced applications are hereby incorporated by reference in their entirety.

#### BACKGROUND

(1) With a technological development of chips and memories, requirements for an integration level in a semiconductor manufacturing process are getting higher and higher. In order to improve a utilization rate of a semiconductor substrate and the integration level, a semiconductor device with a vertical channel structure has been gradually applied. Transistor channels with the vertical channel structure are perpendicular to a surface of a substrate, and thus can be conveniently arranged in an array. However, for the semiconductor device with the vertical channel structure, a layout of its wiring and a process need to be further optimized and improved.

#### **SUMMARY**

- (2) Embodiments of the disclosure relate to the technical field of semiconductors, and relate to, but are not limited to, a semiconductor device and a method for manufacturing the same.
- (3) In a first aspect, the embodiments of the disclosure provide a method for manufacturing a semiconductor device. The semiconductor device includes a substrate, and the method includes the following operations.
- (4) Multiple first trenches extending in a first direction are formed in the substrate.
- (5) Multiple second trenches extending in a second direction are formed in the substrate with the first trenches formed. The first direction is perpendicular to the second direction, and a first depth of a first trench is equal to a second depth of a second trench.
- (6) A first insulating layer, a conducting layer and a second insulating layer are formed in sequence in the first trench and the second trench.
- (7) The conducting layer in the first trench is separated on a cross section in the second direction to form two bit lines connected to sidewalls at either side of the first trench and extending in the first direction.
- (8) Word lines extending in the second direction are formed on the conducting layer in the first trench and the second trench.
- (9) In another aspect, the embodiments of the disclosure provide a semiconductor device, including a substrate, multiple first trenches and multiple second trenches, a first insulating layer, a conducting layer and word lines.
- (10) The multiple first trenches extend in a first direction and the multiple second trenches extend in a second direction in the substrate. The first direction is perpendicular to the second direction, and a first depth of a first trench is equal to a second depth of a second trench.
- (11) The first insulating layer is located at bottoms of the first trench and the second trench.
- (12) The conducting layer is located on the first insulating layer. The conducting layer is separated on a cross section in the second direction, and the separated conducting layer constitutes two bit lines connected to sidewalls at either side of the first trench respectively and extending in the first direction.
- (13) The word lines extending in the second direction are provided on the conducting layer in the first trench and the second trench.

## **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) FIG. **1** is a flowchart for achieving a manufacturing method of a semiconductor device provided by embodiments of the disclosure;
- (2) FIG. **2**A is a top view of forming first trenches in a manufacturing method provided by embodiments of the disclosure;
- (3) FIG. **2**B is a first cross-sectional diagram of forming first trenches in a manufacturing method provided by embodiments of the disclosure;
- (4) FIG. **2**C is a second cross-sectional diagram of forming first trenches in a manufacturing method provided by embodiments of the disclosure;
- (5) FIG. **2**D is a third cross-sectional diagram of forming first trenches in a manufacturing method provided by embodiments of the disclosure;
- (6) FIG. **2**E is a fourth cross-sectional diagram of forming first trenches in a manufacturing method provided by embodiments of the disclosure;
- (7) FIG. **3**A is a top view of forming second trenches in a manufacturing method provided by embodiments of the disclosure;
- (8) FIG. **3**B is a cross-sectional diagram of part of a cross section of forming second trenches in a manufacturing method provided by embodiments of the disclosure;
- (9) FIG. **4**A is a top view of forming a first insulating layer, a conducting layer and a second insulating layer in a manufacturing method provided by embodiments of the disclosure;
- (10) FIG. **4**B is a first cross-sectional diagram of part of a cross section of forming a first insulating layer, a conducting layer and a second insulating layer in a manufacturing method provided by embodiments of the disclosure;
- (11) FIG. **4**C is a second cross-sectional diagram of part of a cross section of forming a first insulating layer, a conducting layer and a second insulating layer in a manufacturing method provided by embodiments of the disclosure;
- (12) FIG. **5**A is a top view of forming a first gap in a manufacturing method provided by embodiments of the disclosure;
- (13) FIG. **5**B is a first cross-sectional diagram of part of a cross section of forming a first gap in a manufacturing method provided by embodiments of the disclosure;
- (14) FIG. 5C are a second cross-sectional diagram of part of a cross section of forming a first gap in a manufacturing method provided by embodiments of the disclosure;
- (15) FIG. **6**A is a top view of forming a first isolation layer in a manufacturing method provided by embodiments of the disclosure;
- (16) FIG. **6**B is a first cross-sectional diagram of part of a cross section of forming a first isolation layer in a manufacturing method provided by embodiments of the disclosure;
- (17) FIG. **6**C are a second cross-sectional diagram of part of a cross section of forming a first isolation layer in a manufacturing method provided by embodiments of the disclosure;
- (18) FIG. **7**A is a first cross-sectional diagram of forming a depressed region in a manufacturing method provided by embodiments of the disclosure;
- (19) FIG. **7**B is a second cross-sectional diagram of forming a depressed region in a manufacturing method provided by embodiments of the disclosure;
- (20) FIG. **7**C is a third cross-sectional diagram of forming a depressed region in a manufacturing method provided by embodiments of the disclosure;
- (21) FIG. 7D is a fourth cross-sectional diagram of forming a depressed region in a manufacturing method provided by embodiments of the disclosure;
- (22) FIG. **8**A is a first cross-sectional diagram of part of a cross section of forming gate oxide layers and gate conducting layers in a manufacturing method provided by embodiments of the

disclosure;

- (23) FIG. **8**B is a second cross-sectional diagram of part of a cross section of forming gate oxide layers and gate conducting layers in a manufacturing method provided by embodiments of the disclosure;
- (24) FIG. **8**C is a third cross-sectional diagram of part of a cross section of forming gate oxide layers and gate conducting layers in a manufacturing method provided by embodiments of the disclosure;
- (25) FIG. **8**D is a fourth cross-sectional diagram of part of a cross section of forming gate oxide layers and gate conducting layers in a manufacturing method provided by embodiments of the disclosure;
- (26) FIG. **9**A is a cross-sectional diagram of part of a cross section of forming a second gap in a manufacturing method provided by embodiments of the disclosure;
- (27) FIG. **9**B is a cross-sectional diagram of part of a cross section of forming a second isolation layer in a manufacturing method provided by embodiments of the disclosure;
- (28) FIG. **10**A is a first schematic structural diagram of a semiconductor device provided by embodiments of the disclosure;
- (29) FIG. **10**B is a second schematic structural diagram of a semiconductor device provided by embodiments of the disclosure;
- (30) FIG. **10**C is a third schematic structural diagram of a semiconductor device provided by embodiments of the disclosure;
- (31) FIG. **10**D is a fourth schematic structural diagram of a semiconductor device provided by embodiments of the disclosure;
- (32) FIG. **10**E is a fifth schematic structural diagram of a semiconductor device provided by embodiments of the disclosure;
- (33) FIG. **10**F is a sixth schematic structural diagram of a semiconductor device provided by embodiments of the disclosure; and
- (34) FIG. **10**G is a seventh schematic structural diagram of a semiconductor device provided by embodiments of the disclosure.

#### DETAILED DESCRIPTION

- (35) In order to facilitate understanding of the disclosure, the disclosure will be described more comprehensively hereinafter with reference to the corresponding drawings. Preferred embodiments of the disclosure are shown in the drawings. However the disclosure may be implemented in many different forms and is not limited to the embodiments described herein. In contrast, these embodiments are provided to make the disclosure of the invention more thorough and comprehensive.
- (36) Unless otherwise defined, all technical and scientific terms used herein have the same meaning as commonly understood by one person skilled in the art to which this disclosure belongs. Terms used herein in the specification of the disclosure are only for the purpose of describing specific embodiments and are not intended to limit the disclosure. The term "and/or" as used herein includes any and all combinations of one or more related listed items.
- (37) As shown in FIG. **1**, the embodiments of the disclosure provide a method for manufacturing a semiconductor device. The semiconductor device includes a substrate, and the method includes the following operation.
- (38) At S101, multiple first trenches extending in a first direction are formed in the substrate.
- (39) At S102, multiple second trenches extending in a second direction are formed in the substrate with the first trenches formed. The first direction is perpendicular to the second direction, and a first depth of a first trench is equal to a second depth of a second trench.
- (40) At S103, a first insulating layer, a conducting layer and a second insulating layer are formed in sequence in the first trench and the second trench.
- (41) At S104, the conducting layer in the first trench is separated on a cross section in the second

- direction to form two bit lines connected to sidewalls of either side of the first trench and extending in the first direction.
- (42) At S**105**, a word line extending in the second direction is formed on the conducting layer in the first trench and the second trench.
- (43) In the embodiments of the disclosure, trenches having a pattern can be formed in a surface of the substrate by an etching process. Here, the first direction is a direction extending parallel to the surface of the substrate, the multiple first trenches may be formed in the direction, and these first trenches are parallel to each other. Exemplarily, the multiple first trenches are parallel to each other, and may have a same spacing, depth and width. Therefore, the first trenches may be formed synchronously by etching. Of course, the above etching may be one-time etching or multiple etching.
- (44) As shown in FIG. **2**A, which is a top view after the first trenches are formed. FIG. **2**B, FIG. **2**C, FIG. **2**D and FIG. **2**E are cross-sectional diagrams along aa' cross section, bb' cross section, cc' cross section and dd' cross section of FIG. **2**A, respectively, and multiple first trenches **110** distributed in parallel are formed in a substrate **100**.
- (45) After the first trenches are formed, second trenches distributed perpendicular to the first trenches may be formed by utilizing an etching process again. An extending direction of the second trenches is also parallel to the surface of the substrate, but is perpendicular to the first direction. In this way, a network structure, that is, the multiple first trenches and second trenches interlaced with each other can be formed in the surface of the substrate. The unetched regions form semiconductor columns perpendicular one by one to the surface of the substrate. These semiconductor columns can be used as vertical channels of transistors, and then a transistor array can be formed.
- (46) As shown in FIG. **3**A, which is top view after second trenches **120** are formed. FIG. **3**B is a cross-sectional diagram along cc' cross section of FIG. **3**A, and multiple semiconductor columns **130** are formed in a region outside the first trenches and the second trenches.
- (47) In the embodiments of the disclosure, after the first trenches and the second trenches are formed, as shown in FIG. 4A, which is a top view after a first insulating layer 220, a conducting layer 230 and a second insulating layer 240 are formed in sequence in a first trench 110 and a second trench 120. FIG. 4B and FIG. 4C are cross-sectional diagrams along bb' cross section and cc' cross section of FIG. 4A, respectively.
- (48) Here, the first insulating layer is a layer covering bottoms of the first trench and the second trench, and is composed of an insulating material, for example, an oxide, a nitride or other insulating materials or the like. The conducting layer is a layer deposited on the first insulating layer, and is composed of a conducting material, for example, metal copper, metal tungsten or other metal materials, a doped semiconductor material, or other conducting materials. The second insulating layer is a layer filled on the conducting layer, and is composed of an insulating material, for example, an oxide, a nitride or other insulating materials or the like. Here, the insulating material constituting the first insulating layer can be the same or different from the insulating material constituting the second insulating layer. The sum of thicknesses of the above-mentioned first insulating layer, conducting layer and second insulating layer is equal to a height of a semiconductor column, that is, the first trench and the second trench are filled up.
- (49) The conducting layer in the first trench is continuous and extends in the first direction. The conducting layer connects sidewalls at either side of the first trench along the cross section in the second direction. An isolation structure may be formed in the middle of the conducting layer to realize separating the conducting layer on the cross section in the second direction, for example, by forming a narrow gap and filling an insulating material. In this way, the conducting layer in the first trench extends along the sidewall at either side of the first trench, forming two bit lines. The two bit lines are parallel to each other, and are separated on the cross section in the second direction. Two bit lines are formed on an insulating layer in each of the first trenches Thus, a double bit line structure of the semiconductor device is formed.

- (50) Since the isolation structure in the first trench does not extend into the second trench, a word line may be formed on the conducting layer of the above-mentioned first trench and in the second trench. In fact, the word line extends along the second trench, that is, in the second direction. However, because some of a material constituting the word line may be located in the first trench, it is needed to form the word line in the first trench and the second trench. Of course, two adjacent word lines can be isolated by an insulating material.
- (51) In this way, for a semiconductor device with a vertical channel, the embodiments of the disclosure provide a way of forming buried bit lines and word lines in the substrate, and there is a double bit line structure for a channel of each transistor, that is, there is the conducting layer formed by depositing a conducting material at either side. In this way, on the one hand, compared to a bit line formed by doping on a semiconductor substrate, a bit line formed by depositing the conducting material in the embodiments of the disclosure has a higher conductivity, so that an overall performance of a semiconductor device can be improved. On the other hand, by forming the double bit line structure, two bit lines of which are parallel to each other and are separated in the second direction, in a first gap between the sidewalls at either side of the first trench, integration level of a semiconductor device can be improved, and a parasitic capacitance between bit lines can be reduced.
- (52) In some embodiments, the separating the conducting layer in the first trench on a cross section in the second direction includes the following operations.
- (53) In the first direction, a first gap having a third depth is formed in the first insulating layer, the conducting layer and the second insulating layer in the first trench. The third depth is less than a total thickness of the first insulating layer, the conducting layer and the second insulating layer, and the third depth is greater than the sum of thicknesses of the first insulating layer and the conducting layer.
- (54) A first insulating material is filled in the first gap to form a first isolation layer. The conducting layer in the first trench is separated by the first isolation layer on the cross section in the second direction.
- (55) As shown in FIG. **5**A, which is a top view after a first gap **330** is formed. FIG. **5**B and FIG. **5**C are cross-sectional diagrams along bb' cross section and cc' cross section of FIG. **5**A, respectively. FIG. **6**A is a top view after a first isolation layer **340** is formed. FIG. **6**B and FIG. **6**C are cross-sectional diagrams along bb' cross section and cc' cross section of FIG. **6**A, respectively.
- (56) In the embodiments of the disclosure, the above-mentioned first gap may be formed in the first insulating layer, the conducting layer, the second insulating layer in first trench by etching. Here, the depth of first gap is greater than the sum of the thicknesses of first insulating layer and the conducting layer, so that the conducting layer can be separate by the first gap on the cross section in the second direction. Exemplarily, a first gap in each first trench may have a same spacing, depth and width. Therefore, the first gaps may be formed synchronously by etching.
- (57) After the first gap is formed, a layer of first insulating material may be filled in the first gap by an epitaxial growth process, or a deposition process or the like. For example, the above mentioned first isolation layer may be formed by a chemical vapor deposition (CVD) process, an atomic layer deposition (ALD) process, a physical vapor deposition (PVD) process or the like. Here, the first insulating material may be an oxide, a nitride or other insulating materials or the like. The first insulating material may be filled on an entire inner wall of the first gap, including a bottom and sidewalls of the first gap. In this way, the conducting layer in the first trench is separated by the first insulating material, i.e. the first isolation layer on the cross section in the second direction.
- (58) The processes of forming the first isolation layers in the embodiments of the disclosure can be carried out synchronously, which can reduce process operations and thus improve manufacturing efficiency.
- (59) In some embodiments, the first insulating material includes an oxide.
- (60) Since the oxide can have good insulation and low cost, it can be used as the first insulating

- material in the embodiments of the disclosure. Exemplarily, the first insulating material may include silicon oxide, nitric oxide, or other oxides or the like.
- (61) In some embodiments, after a first insulating layer, a conducting layer and a second insulating layer are formed in sequence in the first trench and the second trench, the method further includes the following operation.
- (62) The second insulating layer and a surface of the substrate are flattened to expose a surface of a region of the substrate outside the first trench and the second trench.
- (63) In the embodiments of the disclosure, after the second insulating layer is formed by filling the insulating material in first trench and the second trench, some excess insulating material may covers a semiconductor column, thereby affecting the performance of a semiconductor device. Therefore, flattening can be carried out by chemical mechanical polishing (CMP).
- (64) In some embodiments, the forming a word line extending in the second direction on the conducting layer in the first trench and the second trench includes the following operations.
- (65) Part of the second insulating layer on the conducting layer in the first trench and the second trench is removed to form a depressed region.
- (66) The word line is formed in the depressed region.
- (67) In the embodiments of the disclosure, part of the second insulating layer may be removed by an etching process to form a depressed region having a pattern. As shown in FIGS. 7A to 7D, which are the corresponding schematic diagrams along aa' cross section, bb' cross section, cc' cross section and dd' cross section of FIG. 6A after forming the depressed region, respectively.
- (68) The depressed region has a network structure composed with the first groove and the second groove, and its depth is smaller than the thickness of the second insulating layer. Therefore, a bottom of the depressed region exposes part of second insulating layer, and the sidewalls of the depressed region exposes part of sidewalls of a semiconductor column. Here, the depressed region is separated from the above-mentioned bit line by the second insulating layer. A word line may be formed by depositing in the depressed region, so the bit line and the word line can also be separated by the second insulating layer.
- (69) In the embodiments of the disclosure, the bit lines buried in the substrate is formed first, and then the word line is formed, which can reduce a size of a semiconductor device and thus improve integration level.
- (70) In some embodiments, the forming the word line in the depressed region includes the following operation.
- (71) Gate oxide layers are formed on sidewalls of the depressed region.
- (72) Gate conducting layers are formed between the gate oxide layers in the depressed region.
- (73) A gate conducting layer in the depressed region is separated into two word lines extending in the second direction on a cross section in the first direction.
- (74) As shown in FIGS. **8**A to **8**D, FIG. **8**A and FIG. **8**B are schematic diagrams after forming gate oxide layers **440** on the basis of FIG. **7**B and FIG. **7**C, respectively; and FIG. **8**C and FIG. **8**D are schematic diagrams after forming conducting layer **450** based on FIG. **8**A and FIG. **8**B, respectively.
- (75) In the embodiments of the disclosure, part of a sidewall a semiconductor column is exposed in the depressed region. It should be noted that each sidewall of the depressed region is in contact with a corresponding semiconductor column. Therefore, the sidewalls of the semiconductor columns are the sidewalls of the depressed region. Sidewalls of the semiconductor columns may be oxidized to form gate oxide layers at the sidewalls of the depressed region. A gate oxide layer is a part of a gate and is used for electrical isolating a semiconductor column, i.e. a conductive channel. Exemplarily, a height of the gate oxide layer is the same as a depth of the depressed region, and a thickness of the gate oxide layer is less than a width of the depressed region. Therefore, the gate oxide layers of the semiconductor columns in the depressed region are separated from each other, and a bottom of the remaining depressed region still exposes part of the second insulating layer.

- (76) A conducting material may be deposited in the remaining depressed region to form a gate conducting layers. The gate conducting layer is located between the gate oxide layers and connects the semiconductor columns in the depressed region. Here, the gate conducting layer and the above-mentioned gate oxide layer surrounding each semiconductor column constitute the gate of a corresponding semiconductor column. A process for depositing the conducting material may be a CVD process, an ALD process, a PVD process or the like.
- (77) In the embodiments of the disclosure, the above-mentioned gate conducting layer is continuous in the depressed region, and the double bit line structure extending in the first direction has been formed in the first trench, then a word line structure extending in the second direction can be formed in the second trench. Accordingly, the gate conducting layer connects the gate oxide layers at either side of the depressed region in the second trench on the cross section in the first direction, and an isolation structure may be formed in the middle of the gate conducting layer to realize separating the gate conducting layer on the cross section in the first direction, for example, by forming a narrow gap and filling an insulating material. In this way, the separated gate conducting layer in the second trench and the corresponding gate conducting layer in the first trench form a word line extending in the second direction, connecting a plurality of semiconductor columns in the second direction and corresponding gate oxide layers.
- (78) In some embodiments, the forming gate conducting layers between the gate oxide layers in the depressed region includes the following operation.
- (79) A conducting material is deposited between the gate oxide layers in the depressed region to form the gate conducting layers. A thickness of a gate conducting layer is less than or equal to a height of a gate oxide layer.
- (80) In the embodiments of the disclosure, the deposited conducting material may be a metal material, a doped semiconductor material, or other conducting materials. It is to be noted that the depth of the depressed region is equal to a height of the exposed part of the semiconductor columns, and the height of the gate oxide layer is equal to the depth of the depressed region. Therefore, when the thickness of the gate conducting layer is less than the height of the gate oxide layer, a bottom of the remaining part of the depressed region is in contact with the gate conducting layer, and the sidewalls of the same is in contact with part of the gate oxide layer. When the thickness of the gate conducting layer is equal to the height of the gate oxide layer, the depressed region is filled up.
- (81) In some embodiments, the separating the gate conducting layer in the depressed region into two word lines extending in the second direction on a cross section in the first direction includes the following operations.
- (82) In the second direction, a second gap having a fourth depth is formed in the gate conducting layer. The fourth depth is greater than or equal to the thickness of the gate conducting layer, and the gate conducting layer is separated by the second gap on the cross section in the first direction.
- (83) A second insulating material is filled in the second gap to form a second isolation layer. The gate conducting layers connected by the conducting material at either side of the second isolation layer constitute the word lines.
- (84) In the embodiments of the disclosure, a second gap may be formed in the gate conducting layer in the second trench by etching. As shown in FIG. **9**A, which is a schematic diagram after forming a second gap **550** on the basis of FIG. **8**D. FIG. **9**B is a schematic diagram after forming a second isolation layer **560** on the basis of FIG. **9**A. Since the second gap is formed in the second trench, a cross-sectional diagram of FIG. **8**C is not changed.
- (85) A depth of the second gap is greater than or equal to the thickness of the gate conducting layer, so that the gate conducting layer can be separated by the second gap on the cross section in the first direction. Exemplarily, second gaps in the second trenches may have a same spacing, depth and width. Therefore, these second gaps may be formed simultaneously by etching.
- (86) After forming the second gap, a second insulating material may be filled in the second gap by

- a depositing process, for example, a CVD process, an ALD process, a PVD process or the like. Here, the second insulating material may be an oxide, a nitride or other insulating materials or the like. In this way, the conducting layer in the second trench is separated by the second insulating material, i.e. the second isolation layer on the cross section in the first direction.
- (87) It should be noted that after forming the second isolation layer, the second isolation layer is in contact with the first isolation layer in each area where a first trench intersects with a second trench.
- (88) In some embodiments, the second insulating material includes a nitride.
- (89) Since the nitride can have good insulation and low cost, it can be used as the second insulating material in the embodiments of the disclosure. Exemplarily, the second insulating material may include silicon nitride, titanium nitride, or other nitrides or the like.
- (90) In some embodiments, the thickness of the gate conducting layer is less than the height of the gate oxide layer. After the gate conducting layer in the depressed region is separated on a cross section in the first direction, the method further includes the following operation.
- (91) A third insulating material is filled between the gate oxide layers in the depressed region to form a third isolation layer. A bottom of the third isolation layer is connected to a top of the second isolation layer and the gate conducting layer.
- (92) In the embodiments of the disclosure, when the thickness of the gate conducting layer is less than the height of the gate oxide layers, the bottom of the remaining part of the depressed region is in contact with the gate conducting layer, and the sidewalls of the same is in contact with part of a gate oxide layer. The third insulating material can be filled between the gate oxide layers by depositing. The third insulating material here may be an oxide, a nitride or other insulating materials or the like. Exemplarily, the third insulating material may be the same as or different from the second insulating material, and deposition processes may be performed synchronously to form the third isolation layer.
- (93) Embodiments of the disclosure also provides a semiconductor device, as shown in FIG. **10**A, which is top view of a semiconductor device **1100**. FIG. **10**B and FIG. **10**C are cross-sectional diagrams along bb' cross section and cross section of FIG. **10**A, respectively. The semiconductor device **1100** includes a substrate **1000**, multiple first trenches **1010**, multiple second trenches **1020**, a first insulating layer **1030**, a conducting layer **1040** and a word line **1300**.
- (94) The multiple first trenches **1010** extend in a first direction D**1** and the multiple second trenches **1020** extend in a second direction D**2** in the substrate **1000**. The first direction D**1** is perpendicular to the second direction D**2**. A first depth of a first trench **1010** is equal to a second depth of a second trench **1020**.
- (95) The first insulating layer **1030** is located at bottoms of the first trench **1010** and the second trench **1020**.
- (96) The conducting layer **1040** is located on the first insulating layer **1030**, and is separated on a cross section in the second direction D**2**. The separated conducting layer **1040** constitutes two bit lines **1200** connected to sidewalls at either side of the first trench **1010** respectively and extending in the first direction D**1**.
- (97) The word line **1300** extending in the second direction D**2** is provided on the conducting layer **1040** in the first trench **1010** and the second trench **1020**.
- (98) The first direction in embodiments of the disclosure is a direction extending parallel to a surface of substrate. There are the multiple first trenches parallel to each other in the first direction, and each first trench is a strip structure and extends in the first direction. Exemplarily, the multiple first trenches are parallel to each other, and may have a same spacing, depth and width.
- (99) Accordingly, there are the multiple second trenches parallel each other in the second direction perpendicular to the first direction. Each second trench is a strip structure and extends in the second direction. Exemplarily, the multiple second trenches are parallel to each other, and may have a same spacing, depth and width. Here, the second trenches have a same depth as that of the above-

mentioned first trenches. In this way, the second trenches and the above-mentioned first trenches form a network structure in the surface of substrate.

- (100) The first insulating layer is used for isolating electrically the conducting layer from the substrate, and consists of an insulating material, for example, an oxide, a nitride or other insulating materials or the like. The conducting layer here is composed of a conducting material, for example, metal copper, metal tungsten or other metal materials, a doped semiconductor material, or other conducting materials. The conducting layer in the second trench is directly connected to sidewalls at either side of the second trench, and extends in the second direction. The conducting layer in the first trench is separated into two bit lines on a cross section in the second direction, which are parallel to each other and connected to the sidewalls at either side of the second trench respectively, and extend in the first direction. In this way, a double bit line structure of the embodiments of the disclosure is constituted.
- (101) The word line of the embodiments of the disclosure is located above the double bit line structure, and the electrical isolation can be realized between them by an insulating material. Accordingly, the above-mentioned word line extends in the second direction.
- (102) In some embodiments, as shown in FIG. **10**D, which is a cross-sectional diagram along bb' cross section of FIG. **10**A, the semiconductor device **1100** further includes a first isolation layer **1050**.
- (103) The first isolation layer **1050** is located on the first insulating layer in the first trench. The conducting layer in the first trench is separated by the first isolation layer **1050**.
- (104) In embodiments of the disclosure, the conducting layer in the first trench can be separated into two bit lines parallel to each other by the first isolation layer on the cross section in the second direction. The first isolation layer can be composed of an oxide material and extends in the first direction.
- (105) In some embodiments, as shown in FIG. **10**E, which is a cross-sectional diagram in bb' cross section of FIG. **10**A, the semiconductor device **1100** further includes a second isolation layer **1060**. (106) The second insulating layer **1060** is located between the conducting layer and the word line. The second insulating layer **1060** in the first trench is separated by the first isolation layer **1050** on the cross section in the second direction.
- (107) In the embodiments of the disclosure, an electrical isolation can be realized between the conducting layer and the word line by the second insulating layer. The second insulating layer may be composed of an oxide, a nitride or other insulating materials. The double bit line structure is formed in the first trench, and the two bit lines are separated by the first isolation layer. Accordingly, the second insulating layer in the first trench can also be separated by the first isolation layer.
- (108) In some embodiments, as shown in FIG. **10**F, which is a cross-sectional diagram along cc' cross section of FIG. **10**A, the semiconductor device **1100** further includes gate oxide layers **1070**. (109) The gate oxide layers are located on part of a sidewall of the first trench and the second trench above the second insulating layer.
- (110) The word line includes gate conducting layers **1080** corresponding to a semiconductor column located between adjacent gate oxide layers **1070**, and the gate conducting layers are connected in the second direction.
- (111) In the embodiments of the disclosure, a gate includes a gate oxide layer and a gate conducting layer, and the gate is located on the second insulating layer. The gate oxide layers cover the sidewalls of remaining part of the first trench and second trench, and the gate conducting layer is located between the gate oxide layers. The gate conducting layers in the second trench are connected with each other, and are separated on the cross section in the first direction to constitute the word line extending in the second direction.
- (112) In some embodiments, as shown in FIG. **10**G, which is a cross-sectional diagram along cc' cross section of FIG. **10**A, the semiconductor device **1100** further includes a second isolation layer

#### 1090.

- (113) The second isolation layer **1090** is located on the second insulating layer in the second trench. The gate conducting layer in the second trench is separated by the second isolation layer **1090** on the cross section in the first direction.
- (114) In embodiments of the disclosure, the gate conducting layers in the second trench can be separated into two word lines parallel to each other by the second isolation layer on the cross section in the first direction. The second isolation layer may be composed of a nitride material and extends in the second direction. Here, the material constituting the second isolation layer may be the same as the material constituting the above-mentioned second insulating layer.

  (115) The features disclosed in several method or device embodiments provided by the disclosure may be arbitrarily combined without conflict to obtain new method or device embodiments.
- (116) The above are only specific implementations of the disclosure, but the scope of protection of the disclosure is not limited to this. Changes or replacements that can be easily conceived of by any person skilled in the art shall be covered by the scope of protection of the disclosure. Therefore, the protection scope of the disclosure shall be subject to the scope of protection of the claims.
- (117) According to a technical solution provided by the embodiments of the disclosure, in a manufacturing process of the semiconductor device, by forming the trenches in the substrate, and forming the first insulating layer, the conducting layer and the second insulating layer in the trenches, and then separating the conducting layer in the first trench on the cross section in the second direction, a bit line structure buried in the substrate is formed. In this way, on the one hand, compared to a bit line formed by doping on a semiconductor substrate, a bit line formed by depositing a conducting material in the embodiments of the disclosure has a higher conductivity, so that an overall performance of a semiconductor device can be improved. On the other hand, by forming a double bit line structure, two bit lines of which are parallel to each other and are separated in the second direction, on the sidewalls at either side of the first trench, an integration level of the semiconductor device can be improved, and a parasitic capacitance between bit lines can be reduced.

#### **Claims**

- 1. A method for manufacturing a semiconductor device, the semiconductor device comprising a substrate, and the method comprising: forming multiple first trenches extending in a first direction in the substrate; forming multiple second trenches extending in a second direction in the substrate with the first trenches formed, wherein the first direction is perpendicular to the second direction, and a first depth of the first trench is equal to a second depth of the second trench; forming a first insulating layer, a conducting layer and a second insulating layer in sequence in the first trench and the second trench; separating the conducting layer in the first trench on a cross section in the second direction to form two bit lines connected to sidewalls at either side of the first trench and extending in the first direction; and forming word lines extending in the second direction on the conducting layer in the first trench and the second trench.
- 2. The method of claim 1, wherein the separating the conducting layer in the first trench on a cross section in the second direction comprises: in the first direction, forming a first gap having a third depth in the first insulating layer, the conducting layer and the second insulating layer in the first trench, wherein the third depth is less than a total thickness of the first insulating layer, the conducting layer and the second insulating layer, and the third depth is greater than a sum of thicknesses of the first insulating layer and the conducting layer; and filling a first insulating material in the first gap to form a first isolation layer, wherein the conducting layer in the first trench is separated by the first isolation layer on the cross section in the second direction.
- 3. The method of claim 2, wherein the first insulating material comprises an oxide.
- 4. The method of claim 1, further comprising: after forming the first insulating layer, the

conducting layer and the second insulating layer in sequence in the first trench and the second trench, flattening the second insulating layer and a surface of the substrate to expose a surface of a region of the substrate outside the first trench and the second trench.

- 5. The method of claim 1, wherein the forming the word lines extending in the second direction on the conducting layer in the first trench and the second trench comprises: removing part of the second insulating layer on the conducting layer in the first trench and the second trench to form a depressed region; and forming the word lines in the depressed region.
- 6. The method of claim 5, wherein the forming the word lines in the depressed region comprises: forming gate oxide layers on sidewalls of the depressed region; forming a gate conducting layer between the gate oxide layers in the depressed region; and separating the gate conducting layer in the depressed region into two word lines extending in the second direction on a cross section in the first direction.
- 7. The method of claim 6, wherein the forming the gate conducting layer between the gate oxide layers in the depressed region comprises: depositing a conducting material between the gate oxide layers in the depressed region to form the gate conducting layer, wherein a thickness of the gate conducting layer is less than or equal to a height of the gate oxide layer.
- 8. The method of claim 6, wherein the separating the gate conducting layer in the depressed region into two word lines extending in the second direction on the cross section in the first direction comprises: in the second direction, forming a second gap having a fourth depth in the gate conducting layer, wherein the fourth depth is greater than or equal to a thickness of the gate conducting layer, and the second gap separates the gate conducting layer on the cross section in the first direction; and filling a second insulating material in the second gap to form a second isolation layer, wherein the gate conducting layer formed by a conducting material at either side of the second isolation layer constitutes the word lines.
- 9. The method of claim 8, wherein the second insulating material comprises a nitride.
- 10. The method of claim 9, wherein the thickness of the gate conducting layer is less than a height of the gate oxide layer, and the method further comprises: after the separating the gate conducting layer in the depressed region on the cross section in the first direction, filling a third insulating material between the gate oxide layers in the depressed region to form a third isolation layer, wherein a bottom of the third isolation layer is connected to a top of the second isolation layer and the gate conducting layer.
- 11. A semiconductor device, comprising: a substrate; multiple first trenches extending in a first direction and multiple second trenches extending in a second direction in the substrate; wherein the first direction is perpendicular to the second direction, and a first depth of the first trench is equal to a second depth of the second trench; a first insulating layer located at bottoms of the first trench and the second trench; a conducting layer located on the first insulating layer, wherein the conducting layer is separated on a cross section in the second direction, and the conducting layer separated constitutes two bit lines connected to sidewalls at either side of the first trench respectively and extending in the first direction; and wherein word lines extending in the second direction are provided on the conducting layer in the first trench and the second trench.
- 12. The semiconductor device of claim 11, further comprising: a first isolation layer located on the first insulating layer in the first trench, wherein the conducting layer in the first trench is separated by the first isolation layer on the cross section in the second direction.
- 13. The semiconductor device of claim 12, further comprising: a second insulating layer located between the conducting layer and the word lines, wherein the second insulating layer in the first trench is separated by the first isolation layer on the cross section in the second direction.
- 14. The semiconductor device of claim 13, further comprising: gate oxide layers on part of a sidewall of the first trench and the second trench above the second insulating layer; and the word lines comprising gate conducting layers corresponding to a semiconductor column located between adjacent gate oxide layers, wherein the gate conducting layers are connected in the second

direction.

15. The semiconductor device of claim 14, further comprising: a second isolation layer located on the second insulating layer in the second trench, wherein the gate conducting layer in the second trench is separated by the second isolation layer on a cross section in the first direction.