# **US Patent & Trademark Office Patent Public Search | Text View**

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250260328 A1 August 14, 2025 KAWAI; Yu

#### POWER CONVERSION DEVICE

## **Abstract**

At least one of the N DC voltage terminals is connected to a DC power supply. The converter includes: a multi-winding transformer having N (N $\geq$ 3) windings; and N full-bridge circuits each having a first leg, a second leg, and a reactor and each being connected to a corresponding power supply and a corresponding winding. The switching control unit switches switching elements in the first leg and the second leg included in each of M (N=1 $\geq$ M $\geq$ 1) full-bridge circuits among the N full-bridge circuits, switches switching elements in the second leg included in each of remaining (N=M) full-bridge circuits, and stops switching of switching elements in the first leg in each of the remaining (N=M) full-bridge circuits.

Inventors: KAWAI; Yu (Chiyoda-ku, Tokyo, JP)

Applicant: Mitsubishi Electric Corporation (Tokyo, JP)

Family ID: 1000008563307

Assignee: Mitsubishi Electric Corporation (Tokyo, JP)

Appl. No.: 18/857606

Filed (or PCT Filed): April 26, 2022

PCT No.: PCT/JP2022/018941

## **Publication Classification**

Int. Cl.: H02M3/335 (20060101); H02M1/00 (20070101)

U.S. Cl.:

CPC **H02M3/33573** (20210501); **H02M3/33576** (20130101); H02M1/0043 (20210501)

# **Background/Summary**

#### TECHNICAL FIELD

[0001] The present disclosure relates to a power conversion device.

#### **BACKGROUND ART**

[0002] There has been known a direct-current (DC)/DC conversion device in which a full bridge is connected to each phase of a multi-winding transformer. For example, a power conversion device disclosed in PTL 1 has the following configuration. A multi-winding transformer (40) has a primary-side winding (41) and a plurality of secondary-side windings (42, 43). A primary-side bridge circuit (12) that performs DC/alternating-current (AC) power conversion is connected between a primary-side DC terminal (11) connected to a DC power supply (10) and the primary-side winding (41). A plurality of secondary-side bridge circuits (22, 32) that perform DC/AC power conversion are respectively connected between the plurality of secondary-side windings (42, 43) and the plurality of secondary-side DC terminals (21, 31). The plurality of secondary-side windings include: a first secondary-side winding (42) having the largest magnetic coupling with the primary-side winding (41); and a second secondary-side winding (43) having a magnetic coupling with the primary-side winding (41) that is weaker than the magnetic coupling of the first secondary-side winding (43). In this power conversion device, further, a controller (50) generates pulse outputs that are output from AC terminals (13, 23, 33) and then performs time-division of the pulse outputs according to the voltages at DC terminals (11, 21, 31).

CITATION LIST

Patent Literature

[0003] PTL 1: WO2020/152745 SUMMARY OF INVENTION

Technical Problem

[0004] In PTL 1, the pulse outputs from the AC terminals (13, 23, 33) are applied to respective phases of the transformer (40) in such a manner that a voltage amplitude is switched for each half period, and thus, the iron loss in the transformer (40) tends to increase. Further, when the output power from the primary-side bridge circuit (12) is small, a high ripple current occurs in the transformer (40), so that a loss occurs in the transformer (40). A larger loss in the transformer (40) makes it more difficult to cool the transformer (40), with the result that a transformer (40) having a larger magnetic core needs to be selected.

[0005] Thus, an object of the present disclosure is to provide a power conversion device making it possible to avoid an increase in size of a transformer.

Solution to Problem

[0006] A power conversion device according to the present disclosure includes: N DC voltage terminals; a converter; and a switching control unit to control switching of switching elements included in the converter. At least one of the N DC voltage terminals is connected to a DC power supply. The converter includes: a multi-winding transformer having N (N $\geq$ 3) windings; and N full-bridge circuits each having a first leg, a second leg, and a reactor, each of the N full-bridge circuits being connected to a corresponding one of the DC voltage terminals and a corresponding one of the windings. The switching control unit switches switching elements in the first leg and the second leg, the first leg and the second leg being included in each of M (N=1 $\geq$ M $\geq$ 1) full-bridge circuits among the N full-bridge circuits, switches switching elements in the second leg included in each of (N=M) full-bridge circuits that remain, and stops switching of switching elements in the first leg included in each of the (N=M) full-bridge circuits. Advantageous Effects of Invention

# Description

#### BRIEF DESCRIPTION OF DRAWINGS

[0008] FIG. 1 is a schematic circuit diagram of a power conversion device 1000 according to a first embodiment.

[0007] According to the present disclosure, it is possible to avoid an increase in size of the transformer.

- [0009] FIG. **2** is a diagram illustrating an equivalent circuit of power conversion device **1000** in a case where electric power is discharged from an i-th DC power supply **2**-*i* (i=1 to M) and a j-th DC power supply (j=M+1 to N) is charged with electric power.
- [0010] FIG. **3** is a diagram illustrating the equivalent circuit of power conversion device **1000** in a case where i-th DC power supply **2**-*i* (i=1 to M) is charged with electric power, and electric power is discharged from the j-th DC power supply (j=M+1 to N).
- [0011] FIG. 4 is a diagram illustrating a waveform example in a case where all of semiconductor switching elements Sai, Sbi, Sci, and Sdi (i=1 to 5) are switched.
- [0012] FIG. 5 is a diagram illustrating a waveform example in a case where. among semiconductor switching elements Sai, Sbi, Sci, and Sdi (i=1 to 5), semiconductor switching elements Sai and Sbi (i=2 to 5) are fixed and the remaining semiconductor switching elements are switched.
- [0013] FIG. **6** is a schematic circuit diagram of a power conversion device **1000**A according to a second embodiment.
- [0014] FIG. 7 is a flowchart illustrating a procedure of switching control in power conversion device **1000**A according to the second embodiment.
- [0015] FIG. **8** is a diagram illustrating a waveform example of each component of a converter **100**A that occurs when phase shift amounts  $\theta$ **1**,  $\theta$ **2**, and  $\theta$ **3** are controlled in accordance with command values REF**1** and REF**2** according to the procedure in FIG. **7**.
- [0016] FIG. 9 is a control block diagram 500 of a current control unit 60 according to the first embodiment.
- [0017] FIG. 10 is a diagram illustrating an example of an operation mode in a command pattern A under representative voltage conditions.
- [0018] FIG. 11 is a diagram illustrating an example of an operation mode in a command pattern B under representative voltage conditions.
- [0019] FIG. 12(a) is a diagram illustrating an example of an output current Iin with respect to REF1 in command pattern A under representative voltage conditions; FIG. 12(b) is a diagram illustrating an example of an output current Io1 with respect to REF1 in command pattern A under representative voltage conditions; FIG. 12(c) is a diagram illustrating an example of an output current Io2 with respect to REF1 in command pattern A under representative voltage conditions; FIG. 12(d) is a diagram illustrating an example of an output current Iin with respect to REF2 in command pattern B under representative voltage conditions; FIG. 12(e) is a diagram illustrating an example of an output current Io1 with respect to REF2 in command pattern B under representative voltage conditions; and FIG. 12(f) is a diagram illustrating an example of an output current Io2 with respect to REF2 in command pattern B under representative voltage conditions.
- [0020] FIG. 13 is a diagram illustrating a waveform example of a discharge mode 1 in command pattern A.
- [0021] FIG. 14 is a diagram illustrating a waveform example of a discharge mode 2 in command pattern A.
- [0022] FIG. 15 is a diagram illustrating a waveform example of a discharge mode 3 in command pattern A.
- [0023] FIG. 16 is a diagram illustrating a waveform example of a discharge mode 4 in command pattern A.
- [0024] FIG. 17 is a diagram illustrating a waveform example of a discharge mode 5 in command pattern A.
- [0025] FIG. 18 is a diagram illustrating a waveform example of a charge mode 1 in command pattern A.
- [0026] FIG. 19 is a diagram illustrating a waveform example of a charge mode 2 in command pattern A.
- [0027] FIG. **20** is a diagram illustrating a waveform example of a charge mode 3 in command pattern A.
- [0028] FIG. 21 is a diagram illustrating a waveform example of a charge mode 4 in command pattern A.
- [0029] FIG. 22 is a diagram illustrating a waveform example of a charge mode 5 in command pattern A.
- [0030] FIG. 23 is a diagram in which a control block diagram is converted into a discrete system, the control block diagram illustrating a relation between command values REF1, REF2 and output currents Io1, Io2 that change in accordance with command values REF1, REF2.
- [0031] FIG. **24** is a schematic circuit diagram of a power conversion device **1000**B according to a third embodiment.
- [0032] FIG. **25** is a diagram illustrating a detailed configuration of a current control unit **60**B.
- [0033] FIG. **26** is a diagram illustrating a waveform example of a discharging operation of a power conversion device under a condition for a common L value.
- [0034] FIG. **27** is a diagram illustrating a waveform example of a discharging operation of the power conversion device under a condition for different L values.
- [0035] FIG. 28 is a schematic circuit diagram of a power conversion device 1000A according to a first modification.
- [0036] FIG. **29** is a schematic circuit diagram of a power conversion device **1000**A according to a second modification.

#### **DESCRIPTION OF EMBODIMENTS**

[0037] The following describes embodiments with reference to the accompanying drawings.

### First Embodiment

- [0038] FIG. **1** is a schematic circuit diagram of a power conversion device **1000** according to the first embodiment. Power conversion device **1000** includes an i-th DC voltage terminal VEi (i=1 to N), a converter **100**, and a switching control unit **10**. A terminal Pi of i-th DC voltage terminal VEi is connected to a positive electrode side of an i-th DC power supply **2**-*i*, and a terminal Ni of i-th DC voltage terminal VEi is connected to a negative electrode side of i-th DC power supply **2**-*i*. In the present embodiment, i-th DC voltage terminal VEi is connected to i-th DC power supply **2**-*i* (i=1 to N), but at least one of the N DC voltage terminals should only be connected to the DC power supply. The voltage of i-th DC power supply **2**-*i* is an i-th voltage Vi.
- [0039] Converter **100** has a double active bridge (DAB) configuration. Converter **100** includes: an i-th full-bridge circuit **11**-*i* (i=1 to N) connected to i-th DC power supply **2**-*i*; and a multi-winding transformer **20**. In FIG. **1**, "M+" represents "M+1".
- [0040] Multi-winding transformer **20** has an i-th winding **16**-*i* (i=1 to N). In this case, i-th windings **16**-*i* (i=1 to N) are magnetically coupled to each other via a core **19**.
- [0041] Further, i-th full-bridge circuit **11**-*i* includes; semiconductor switching elements Sai, Sbi, Sci, and Sdi that are full-bridge connected between i-th winding **16**-*i* and power lines PLi, NLi and; an i-th reactor Li. Power line PLi is connected to terminal Pi of i-th DC voltage terminal VEi, and power line NLi is connected to terminal Ni of i-th DC voltage terminal VEi. Reactor Li is connected to i-th winding **16**-*i*.
- [0042] Each of semiconductor switching elements Sai, Shi, Sci, and Sdi constituting i-th full-bridge circuit **11**-*i* can be configured, for example, by an insulated gate bipolar transistor (IGBT), a metal-oxide semiconductor field-effect transistor (MOSFET), and the like. In the following, the semiconductor switching element is also simply referred to as a "switching element".

[0043] Semiconductor switching elements Sai and Sbi constitute a first leg LG1*i*. Semiconductor switching elements Sci and Sdi constitute a second leg LG2*i*.

[0044] In the following, a current flowing between DC power supply 2-*i* and i-th full-bridge circuit **11**-*i* is referred to as a current Iin, and a current flowing between i-th full-bridge circuit **11**-*i* and i-th winding **16**-*i* is referred to as an alternating current ITri.

[0045] When electric power is discharged from i-th DC power supply **2-***i*, i-th full-bridge circuit **11-***i* converts an i-th voltage Vi, which is a DC voltage between power lines PLi and NLi, into an AC voltage Vinvi by switching control of semiconductor switching elements Sai, Sbi, Sci, and Sdi. AC voltage Vinvi is transmitted to i-th winding **16-***i* via i-th reactor Li.

[0046] When i-th full-bridge circuit **11**-*i* charges i-th DC power supply **2**-*i* with electric power, AC voltage Vinvi is transmitted from i-th winding **16**-*i* to i-th full-bridge circuit **11**-*i* via i-th reactor Li. Also, i-th full-bridge circuit **11**-*i* converts AC voltage Vinvi into i-th voltage Vi, which is a DC voltage between power lines PLi and NLi, by switching control of semiconductor switching elements Sci and Sdi constituting second leg LG2*i*. Then, i-th full-bridge circuit **11**-*i* stops switching of semiconductor switching elements Sai and Sbi constituting first leg LG1*i*, and then fixes the semiconductor switching elements to be off.

[0050] FIG. **2** is a diagram illustrating an equivalent circuit of power conversion device **1000** in a case where electric power is discharged from i-th DC power supply **2**-*i* (i=1 to M) and j-th DC power supply (j=M+1 to N) is charged with electric power. Electric power is input to power conversion device **1000** from DC voltage terminal VEi (j=1 to M) connected to i-th DC power supply **2**-*i* (i=1 to M), and electric power is output to the outside of power conversion device **1000** from a DC voltage terminal VEj (j=M+1 to N) connected to the j-th DC power supply (j=M+1 to N). [0051] As shown in FIG. **2**, switching control unit **10** stops the switching operations for semiconductor switching elements Saj and Sbj constituting a first leg LG**1***j* included in a j-th full-bridge circuit **11**-*j* (j=M+1 to N) (fixes the semiconductor switching elements to be off), and switches the remaining semiconductor switching elements.

[0052] FIG. **3** is a diagram illustrating the equivalent circuit of power conversion device **1000** in a case where i-th DC power supply **2**-*j* (i=1 to M) is charged with electric power, and electric power is discharged from the j-th DC power supply (j=M+1 to N). Electric power is output to the outside of power conversion device **1000** from DC voltage terminal VEi (i=1 to M) connected to i-th DC power supply **2**-*i* (i=1 to M), and electric power is input to power conversion device **1000** from DC voltage terminal VEj (j=M+1 to N) connected to the j-th DC power supply (j=M+1 to N). [0053] As shown in FIG. **3**, switching control unit **10** stops the switching operations for semiconductor switching elements Sai and Sbi constituting first leg LG1*i* included in i-th full-bridge circuit **11**-*i* (j=1 to M) (fixes the semiconductor switching elements to be off), and switches the remaining semiconductor switching elements.

[0054] The following describes an operation performed when N=5, electric power is discharged from a first DC power supply **2-1**, and each of a second DC power supply **2-2**, a third power supply DC **2-3**, a fourth DC power supply **2-4**, and a fifth DC power supply **2-5** is charged with electric power.

[0055] FIG. **4** is a diagram illustrating a waveform example in the case where all of semiconductor switching elements Sai, Sbi, Sci, and Sdi (i=1 to 5) are switched.

[0056] FIG. 5 is a diagram illustrating a waveform example in the case where, among semiconductor switching elements Sai, Sbi, Sci, and Sdi (i=1 to 5), semiconductor switching elements Sai and Sbi (i=2 to 5) are fixed while the remaining semiconductor switching elements are switched. [0057] The comparison between the waveform in FIG. 4 and the waveform in FIG. 5 shows that fixing the states of semiconductor switching elements Sai and Sbi (i=2 to 5) makes it possible to reduce the time product of the transformer voltage in a representative phase and the peak value of the transformer current.

[0058] According to the present embodiment, the circulating power in a transformer of an insulated converter having the same number of DC buses as the number of phases in the multi-winding transformer can be suppressed, so that the loss in the transformer can be reduced. As a result, the power conversion device can be reduced in size.

[0059] According to the present embodiment, the current generated in the multi-winding transformer of each charge-side full-bridge circuit becomes a zero current after reception of the energy stored in the multi-winding transformer because one leg in the corresponding full-bridge circuit is stopped. Thereby, in the charge-side full-bridge circuit, no charging operation occurs on a DC bus within a carrier period, which makes it possible to suppress reactive power (the above-mentioned circulating power) by which electric power obtained by the charging operation is returned to a discharge-side full-bridge circuit.

[0060] Further, in the configuration for which no countermeasures has yet been taken (in the case where one leg in the charge-side full-bridge circuit is not stopped), the circulating power occurs also among the charge-side full-bridge circuits, and thus, a loss occurs due to wasteful power supply and reception via the multi-winding transformer. By stopping one leg in the charge-side full-bridge circuit, wasteful circulating power occurring in the multi-winding transformer can be suppressed. As a result, the multi-winding transformer can be reduced in size by reducing the iron loss resulting from power supply and reception between the charge-side full-bridge circuit and the discharge-side full-bridge circuit and also by reducing the copper loss resulting from the circulating current (circulating power) among all of the full-bridge circuits.

[0061] According to the present embodiment, since a loss during a low output is small, a low loss can be implemented in a wide power range in an intended use in which the electric power for charging/discharging is desired to be adjusted according to the charging rate, for example, for the purpose of prolonging the useful life of a battery.

Second Embodiment

[0062] FIG. **6** is a schematic circuit diagram of a power conversion device **1000**A according to the second embodiment.

[0063] Power conversion device **1000**A includes a first DC voltage terminal VEp, a second DC voltage terminal VEs, a third DC voltage terminal VEt, a converter **100**A, and a switching control unit **10**A.

[0064] A terminal Pp of first DC voltage terminal VEp is connected to the positive electrode side of a first DC power supply **2***p*, and a terminal Np of first DC voltage terminal VEp is connected to the negative electrode side of first DC power supply **2***p*. A terminal Ps of second DC voltage terminal VEs is connected to the positive electrode side of a second DC power supply **2***s*, and a terminal Ns of second DC voltage terminal VEs is connected to the negative electrode side of second DC power supply **2***s*. A terminal Pt of third DC voltage terminal VEt is connected to the positive electrode side of a third DC power supply **2***t*, and a terminal Nt of third DC voltage terminal VEt is connected to the negative electrode side of third DC power supply **2***t*.

[0065] The voltage at first DC power supply **2***p* and first DC voltage terminal VEp is Vin. Current Iin flows through first DC power supply **2***p* and first DC voltage terminal VEp. The voltage at second DC power supply **2**s and second DC voltage terminal VEs is Vo**1**. A current Io**1** flows through second DC power supply **2**s and second DC voltage terminal VEs. The voltage at third DC power supply **2***t* and third DC voltage terminal VEt is Vo**2**. A current Io**2** flows through third DC power supply **2***t* and third DC voltage terminal VEt.

[0066] Converter **100**A performs DC/DC conversion involving power transmission from first DC power supply **2***p* to second DC power supply **2***s* and third DC power supply **2***t* (i.e., from first DC voltage terminal VEp to second DC voltage terminal VEs and third DC voltage terminal VEt) or performs DC/DC conversion involving power transmission from second DC power supply **2***s* and third DC power supply **2***t* to first DC power supply **2***p* (i.e., from second DC voltage terminal VEs and third DC voltage terminal VEp).

[0067] Converter **100**A includes: a first full-bridge circuit **11***p* connected to first DC voltage terminal VEp; a second full-bridge circuit **11***s* connected to second DC voltage terminal VEs; at third full-bridge circuit **11***t* connected to third DC voltage terminal VEt; and a multi-winding transformer **20**A. Multi-winding transformer **20**A includes a first winding **16***p* as a primary winding, a second winding **16**s as a secondary winding, and a third winding **16***t* as a secondary winding. First winding **16***p*, second winding **16**s, and third winding Hot are magnetically coupled to each other via core **19**. [0068] First full-bridge circuit **11***p* includes: semiconductor switching elements Sap, Sbp, Scp, and Sdp (Sap to Sdp) that are full-bridge connected between first winding **16***p* and power lines PLp, NLp; and a reactor Lp. Power lines PLp and NLp are connected to terminals Pp and Np, respectively, of first DC voltage terminal VEp. Current Io**1** flowing through first DC power supply **2***p* and first DC voltage terminal VEp flows between power line PLp and first full-bridge circuit **11***p* and also between power line NLp and first full-bridge circuit **11***p*. Reactor Lp is connected to first winding **16***p*. Semiconductor switching elements Sap and Sdp constitute a second leg LG**2***p*.

[0069] When electric power is discharged from first DC power supply **2***p* (i.e., when electric power is output from first DC power supply **2***p* to first DC voltage terminal VEp), first full-bridge circuit **11***p* converts DC voltage Vin between power lines PLp and NLp into an AC voltage Vinvp by switching control of semiconductor switching elements Sap to Sdp. AC voltage Vinvp is transmitted to first winding **16***p* via reactor Lp. An alternating current ITrp flows between first full-bridge circuit **11***p* and first winding **16***p*.

[0070] When first DC power supply 2*p* is charged with electric power (i.e., when electric power is output from first DC voltage terminal VEp to first DC power supply 2*p*), first full-bridge circuit 11*p* converts AC voltage Vinvp into DC voltage Vin between power lines PLp and NLp by switching control of semiconductor switching elements Sap to Sdp. An AC voltage Vinvsp is transmitted from first winding 16*p* to first full-bridge circuit 11*p* via reactor Lp. Alternating current ITrp flows between first winding 16*p* and first full-bridge circuit 11*p*. First full-bridge circuit 11*p* stops switching of semiconductor switching elements Sap and Sbp constituting first leg LG1*p* and fixes semiconductor switching elements Sap and Sbp to be off. [0071] Second full-bridge circuit 11*s* includes: semiconductor switching elements Sas, Sbs, Scs, and Sds (Sas to Sds) that are full-bridge connected between second winding 16*s* and power lines PLs, NLs, and a reactor Ls. Power lines PLs and NLs are connected to terminals Ps and Ns, respectively, of second DC voltage terminal VEs. Current Io1 flowing through second DC power supply 2*s* and second DC voltage terminal VEs flows between power line PLs and second full-bridge circuit 11*s*. Reactor Ls is connected to second winding 16*s*. Semiconductor switching elements Sas and Sbs constitute a first leg LG1*s*. Semiconductor switching elements Scs and Sds constitute a second leg LG2*s*.

[0072] When electric power is discharged from second DC power supply **2**s (i.e., when electric power is output from second DC power supply **2**s to second DC voltage terminal VEs), second full-bridge circuit **11**s converts first voltage Vo**1** between power lines PLs and NLs into AC voltage Vinvs by switching control of semiconductor switching elements Sas to Sds. An AC voltage Vinvs is transmitted to second winding **16**s via reactor Ls. An AC current ITrs flows between second full-bridge circuit **11**s and second winding **16**s.

[0073] When second DC power supply 2s is charged with electric power (i.e., when electric power is output from second DC voltage terminal VEs to second DC power supply 2s), second full-bridge circuit 11s converts AC voltage Vinvs into first voltage Vo1, which is a DC voltage between power lines PLs and NLs, by switching control of semiconductor switching elements Sas to Sds. AC voltage Vinvs is transmitted from second winding 16s to second full-bridge circuit 11s via reactor Ls. Alternating current ITrs flows between second winding 16s and second full-bridge circuit 11s stops switching of semiconductor switching elements Sas and Sbs constituting first leg LG1s and then fixes semiconductor switching elements Sas and Sbs to be off.

[0074] Third full-bridge circuit **11***t* includes: semiconductor switching elements Sat, Sbt, Sct, and Sdt (Sat to Sdt) that are full-bridge connected between third winding **16***t* and power lines PLt, NLt; and a reactor Lt. Power lines PLt and NLt are connected to terminals Pt and Nt, respectively, of third DC voltage terminal VEt. Current Io**2** flowing through third DC power supply **2***t* and third DC voltage terminal VEt flows between power line PLt and third full-bridge circuit **11***t*. Reactor Lt is connected to third winding **16***t*. Semiconductor switching elements Sat and Sbt constitute a first leg LG**1***t*. Semiconductor switching elements Sct and Sdt constitute a second leg LG**2***t*.

[0075] When electric power is discharged from third DC power supply **2***t* (i.e., when electric power is output from third DC power supply **2***t* to third DC voltage terminal VEt), third full-bridge circuit **1***t* converts second voltage Vo**2** between power lines PLt and NLt into an AC voltage Vinvt by switching control of semiconductor switching elements Sat to Sdt. AC voltage Vinvt is transmitted to third winding **16***t* via reactor Lt. An alternating current ITrt flows between third full-bridge circuit **1***t* and third winding **16***t*.

[0076] When third DC power supply 2*t* is charged with electric power (i.e., when electric power is output from third DC voltage terminal VEt to third DC power supply 2*t*), third full-bridge circuit 11*t* converts AC voltage Vinvt into second voltage Vo2, which is a DC voltage between power lines PLt and NLt, by switching control of semiconductor switching elements Sat to Sdt. AC voltage Vinvt is transmitted from third winding 16*t* to third full-bridge circuit 11*t* via reactor Lt. Alternating current ITrt flows between third winding 16*t* and third full-bridge circuit 11*t*. Third full-bridge circuit 11*t* stops switching of semiconductor switching elements Sat and Sbt constituting first leg LG1*t* and then fixes semiconductor switching elements Sat and Sbt to be off.

[0077] A current detector CT1 detects current Io1 flowing through second DC power supply 2s and second DC voltage terminal VEs. A current detector CT2 detects current Io2 flowing through third DC power supply 2t and third DC voltage terminal VEt.

[0078] Each of reactors Lp, Ls, and Lt may be configured by connection of reactor elements, or can also be configured by a leakage inductance on each of first winding **16***p*, second winding **16***s*, and third winding **16***t*.

[0079] The AC output ends of first full-bridge circuit **11***p*, second full-bridge circuit **11***s*, and third full-bridge circuit **11***t* are electrically insulated and interconnected by multi-winding transformer **20**A. As a result, among first DC power supply **2***p*, second DC power supply **2***s*, and third DC power supply **2***t*, power transmission can be done with insulation through multi-winding transformer **20**A. Converter **100**A allows bidirectional power conversion, i.e., both power transmission from first DC power supply **2***p* to second DC power supply **2***s* and third DC power supply **2***t* (the first DC power supply **2***p* (the first DC power supply **2***p* (the first DC power supply charging operation). During the first DC power supply charging operation, electric power may be transmitted and received between second full-bridge circuit **11***s* and third full-bridge circuit **11***t*.

[0080] Each of the semiconductor switching elements constituting each of first full-bridge circuit **11***p*, second full-bridge circuit **11**s, and third full-bridge circuit **11**t can be configured, for example, by an IGBT, a MOSFET, and the like. In the following, the semiconductor switching element is also simply referred to as a "switching element".

[0081] When the control systems of Io1 and Io2 are nonlinear systems, it is difficult to implement a higher bandwidth of the current control system. When DC power supplies 2*p*, 2*s*, and 2*t* are targets subjected to voltage control, passive components such as smoothing capacitors need to be

increased in size.

[0082] In the present embodiment, as described below, it is possible to suppress the circulating power in the transformer of the insulated converter having the same number of DC bases as the number of phases in the multi-winding transformer, and also possible to reduce the size of each passive component by quantitatively adjusting the power sharing while alleviating the nonlinearity of the current control system.

[0083] Switching control unit **10**A controls first current Io**1** and second current Io**2** with the use of detection values from current detectors CT**1** and CT**2**. In the configuration example in FIG. **6**, switching control unit **10**A controls converter **100**A such that first current Io**1** becomes close to a first current target value Io**1**\* and second current Io**2** becomes close to a second current target value Io**2**\*.

[0084] Specifically, switching control unit **10**A includes a current control unit **60** and a phase shift amount control unit **70**. Current control unit **60** includes subtractors **5***a* and **5***b* and PI control units **4***a* and **4***b*.

[0085] Subtractor 5a subtracts detection value Io1 of current detector CT1 from first current target value Io1\* to calculate a first current deviation  $\Delta$ Io1=Io1\*-Io1. Subtractor 5b subtracts detection value Io2 of current detector CT2 from second current target value Io2\* to calculate a second current deviation  $\Delta$ Io2=Io2\*-Io2.

[0086] PI control unit 4a proportionally integrates first voltage deviation  $\Delta Io1$  from subtractor 5a to thereby generate a command value REF1 for bringing first current Io1 closer to first current target value Io1\*. PI control unit 4b proportionally integrates second voltage deviation  $\Delta Io2$  from subtractor 5b to thereby generate a command value REF2 for bringing second current Io2 closer to second current target value Io2\*.

[0087] Based on command values REF1 and REF2, phase shift amount control unit 70 generates: gate signals GSap to GSdp for respectively controlling the switching of semiconductor switching elements Sap to Sdp (first full-bridge circuit 11p); gate signals GSas to GSds for respectively controlling the switching of semiconductor switching elements Sas to Sds (second full-bridge circuit 11s); and gate signals GSat to GSdt for respectively controlling the switching of semiconductor switching elements Sat to Sdt (third full-bridge circuit 11t). Command value REF1 corresponds to one example of the "first command value", and command value REF2 corresponds to one example of the "second command value". [0088] First full-bridge circuit 11p, second full-bridge circuit 11s, and third full-bridge circuit 11t can be operated according to any known control scheme. On the other hand, in the present embodiment, by way of example, phase shift amount control unit 70 conducts phase-shift pulse-widthmodulation (PWM) control, as described below, for adjusting the phase shift amount among AC voltages Vinvp, Vinvs, and Vinvt generated at AC output ends of first full-bridge circuit 11p, second full-bridge circuit 11s, and third full-bridge circuit 11t, respectively, to thereby control first voltage Vo1 and second voltage Vo2 with the above-mentioned power transmission. Thus, gate signals GSap to GSdp, GSas to GSds, and GSat to GSdt mentioned above are generated according to the switching patterns applied for generating the phase shift amounts calculated from command values REF1 and REF2. Gate signals GSap to GSdp, GSas to GSds, and GSat to GSdt each correspond to one example of the "converter control command". [0089] Hereinafter,  $\theta$ 1,  $\theta$ 2, and  $\theta$ 3 respectively denote the phase shift amounts of AC voltages Vinyp, Vinys, and Vinyt with respect to the reference phase, in which AC voltages Vinyp, Vinys, and Vinyt are generated at the AC output ends of first full-bridge circuit 11p, second full-bridge circuit 11s, and third full-bridge circuit 11t, respectively. Phase shift amount control unit 70 calculates phase shift amounts  $\theta$ 1,  $\theta$ 2, and  $\theta$ 3 from command values REF1 and REF2. Phase shift amount control unit 70 controls the switching of the semiconductor switching elements in first full-bridge circuit 11p, second full-bridge circuit 11s, and third full-bridge circuit 11t such that phase shift amounts  $\theta$ 1 to  $\theta$ 3 can be achieved.

[0090] FIG. **7** is a flowchart illustrating a procedure of switching control in power conversion device **1000**A according to the second embodiment. [0091] In step S**101**, when REF**1** is equal to or greater than REF**2**, the process proceeds to step S**102**. When REF**1** is less than REF**2**, the process proceeds to step S**106**.

[0092] In step S102, phase shift amount control unit 70 sets phase shift amounts  $\theta$ 1,  $\theta$ 2, and  $\theta$ 3 in accordance with the characteristics of the illustrated polygonal line shape based on a command pattern A.

[0093] Specifically, phase shift amount control unit 70 determines phase shift amounts  $\theta 1$ ,  $\theta 2$ , and  $\theta 3$  according to the expressions (A1) to (A7) assuming that "a" is a constant.

```
[00001] \theta 1 = (-/a) \times \text{REF1}(-a \le \text{REF1} < -a/2) (A1) \theta 1 = (/a) \times \text{REF1} + (-a/2 \le \text{REF1} < 0) (A2) \theta 1 = (-/a) \times \text{REF1} + (0 \le \text{REF1} \le a) (A3) \theta 2 = (/a) \times \text{REF1} + (-a \le \text{REF1} < 0) (A4) \theta 2 = (-/a) \times \text{REF1} + (0 \le \text{REF1} < a/2) (A5) \theta 2 = (/a) \times \text{REF1}(a/2 \le \text{REF1} \le a) (A6) \theta 3 = 2 \times (\text{REF1} - \text{REF2}) + \theta 2(-a \le \text{REF1} \le a) (A7)
```

[0094] In this case, "a" can be set to be equal to 0.5 (a=0.5) as shown in FIG. 7.

[0095] In step S103, when REF1 is equal to or greater than 0, the process proceeds to step S104. When REF1 is less than 0, the process proceeds to step S105.

[0096] In step S104, phase shift amount control unit 70 determines that converter 100A performs the discharging operation for first DC power supply 2p. Phase shift amount control unit 70 fixes semiconductor switching elements Sas and Sbs constituting first leg LG1s of second full-bridge circuit 11sto be off, and fixes semiconductor switching elements Sat and Sbt constituting first leg LG1t of third full-bridge circuit 11t to be off. [0097] In step S105, phase shift amount control unit 70 determines that converter 100A performs the charging operation for first DC power supply 2p. Phase shift amount control unit 70 fixes semiconductor switching elements Sap and Sbp constituting first leg LG1p of first full-bridge circuit 11p to be off.

[0098] In step S106, phase shift amount control unit **70** sets phase shift amounts  $\theta$ **1**,  $\theta$ **2**, and  $\theta$ **3** in accordance with the characteristics of the illustrated polygonal line shape based on a command pattern B.

[0099] Specifically, phase shift amount control unit 70 determines phase shift amounts  $\theta$ **1**,  $\theta$ **2**, and  $\theta$ **3** according to the expressions (B1) to (B7) assuming that "a" is a constant.

```
[00002] 1 = (-/a) \times REF2 (-a \le REF2 < -a/2) (B1) 1 = (/a) \times REF2 + (-a/2 \le REF2 < 0) (B2)

1 = (-/a) \times REF2 + (0 \le REF2 \le a) (B3) 3 = (/a) \times REF2 + (-a \le REF2 < 0) (B4)

3 = (-/a) \times REF2 + (0 \le REF2 < a/2) (B5) 3 = (/a) \times REF2 (a/2 \le REF2 \le a) (B6)

2 = 2 \times (REF2 - REF1) + 3 (-a \le REF2 \le a) (B7)
```

[0100] In this case, "a" can be set to be equal to 0.5 (a=0.5) as shown in FIG. 7.

[0101] In step S107, when REF2 is equal to or greater than 0, the process proceeds to step S108. When REF2 is less than 0, the process proceeds to step S109.

[0102] In step S108, phase shift amount control unit 70 determines that converter 100A performs the discharging operation for first DC power supply 2p. Phase shift amount control unit 70 fixes semiconductor switching elements Sas and Sbs constituting first leg LG1s of second full-bridge circuit 1s to be off and also fixes semiconductor switching elements Sat and Sbt constituting first leg LG1t of third full-bridge circuit 1t to be off. [0103] In step S109, phase shift amount control unit 70 determines that converter 100A performs the charging operation for first DC power supply 2p. Phase shift amount control unit 70 fixes semiconductor switching elements Sap and Sbp constituting first leg LG1p of first full-bridge circuit 11p to be off.

[0104] Phase shift amount control unit **70** generates GSap to GSdp, GSas to GSds, and GSat to GSdt applied for switching control of the semiconductor switching elements in each of first full-bridge circuit **11***p*, second full-bridge circuit **11***s*, and third full-bridge circuit **11***t* so as to

implement phase shift amounts  $\theta 1$  to  $\theta 3$  and the switching stopping control that are set as described above.

[0105] According to command patterns A and B, a command value is generated based on a condition that an output port 1 (second DC voltage terminal VEs) corresponding to command value REF1 and an output port 2 (third DC voltage terminal VEt) corresponding to command value REF2 are balanced (a voltage and a circuit constant equivalent, REF1=REF2). In command patterns A and B, one of  $\theta$ 2 and  $\theta$ 3 is shifted from the balanced state. For example, in the case of the adjustment only based on  $\theta$ 2, when the configurations and the output conditions of output port 1 (second DC voltage terminal VEs) and output port 2 (third DC voltage terminal VEt) are interchanged, the current and the voltage generated in multi-winding transformer 20A are not symmetrical between output port 1 (second DC voltage terminal VEs) and output port 2 (third DC voltage terminal VEt) before and after the interchange. Such an impaired symmetry deteriorates the control performance for each output port current, and decreases the effect of suppressing reactive power resulting from the occurrence of an unexpected operation mode. As a result, the passive components (a smoothing capacitor, a multi-winding transformer) need to be increased in size.

[0106] FIG. **8** is a diagram illustrating a waveform example of each component of converter **100**A that occurs when phase shift amounts  $\theta$ **1**,  $\theta$ **2**, and  $\theta$ **3** are controlled in accordance with command values REF**1** and REF**2** according to the procedure in FIG. **7**.

[0107] FIG. **8**(*a*) shows Vin, FIG. **8**(*b*) shows Vinvp, Vinvs, and Vinvt, FIG. **8**(*c*) shows ITrp, ITrs, and ITrt, FIG. **8**(*d*) shows Vo**1** and Vo**2**, and FIG. **8**(*e*) shows electric power on each of the primary side, the secondary side (second DC power supply **2**s), and the tertiary side (third DC power supply **2**t) of multi-winding transformer **20**A.

[0108] FIG. 9 is a control block diagram 500 of current control unit 60 according to the first embodiment.

[0109] Control block diagram **500** represents the relation between command values REF**1**, REF**2** and output currents Io**1**, Io**2** that change according to command values REF**1**, REF**2**.

[0110] As shown in FIG. 9, a Gain1 generates Io1 from REF1 and REF2. A Gain2 generates Io2 from REF1 and REF2.

[0111] In the case where Gain1 and Gain2 have gains corresponding to the zero to secondary terms of REF1 and REF2, output currents Io1 and Io2 are represented by the expression (1). [00003]

## [Expression12]

 $Io1 = Ga0 + Ga11 .Math. REF1 + Ga12 .Math. REF1^2 + Ga21 .Math. REF2 + Ga22 .Math. REF2^2 + Gax .Math. REF1 .Math. REF2$   $Io2 = Gb0 + Gb11 .Math. REF1 + Gb12 .Math. REF1^2 + Gb21 .Math. REF2 + Gb22 .Math. REF2^2 + Gbx .Math. REF1 .Math. REF2$  (13)

[0112] When the switching control as shown in FIG. 7 is performed, various operation modes occur. The parameters in the control blocks of Gain1 and Gain2 represented in the expression (1) change for each operation mode. In this case, output currents Io1 and Io2 can be represented by different relational expressions for each operation mode with the use of command values REF1 and REF2. These representative modes are defined as follows in accordance with the number of levels of each bridge voltage and the state of input current Iin. In the following description of each operation mode, a representative mode is defined as a mode in which the circulating power causing an increase in loss in multi-winding transformer 20A is not generated.

[0113] In the following description, the discharge mode means a mode in which converter 100A performs a discharging operation for first DC power supply 2p (an operation to output electric power from first DC power supply 2p to first DC voltage terminal VEp), and the charge mode means a mode in which converter 100A performs a charging operation for first DC power supply 2p (an operation to output electric power from first DC voltage terminal VEp to first DC power supply 2p).

[0114] Three levels of the first bridge AC voltage are  $\{\pm \text{Vin}, 0\}$ . Five levels of the first bridge AC voltage are  $\{\pm \text{Vin}, \pm \text{Vin}/2 \text{ (multi-winding transformer voltage)}, 0\}$ .

[0115] Three levels of the second bridge AC voltage are  $\{\pm \text{Vo1}, 0\}$ . Five levels of the second bridge AC voltage are  $\{\pm \text{Vo1}, \pm \text{Vin} \text{ (multi-winding transformer voltage)}, 0\}$ . Seven levels of the second bridge AC voltage are  $\{\pm \text{Vo1}, \pm \text{Vin} \text{ (multi-winding transformer voltage)}, \pm \text{Vin}/2 \text{ (multi-winding transformer voltage)}, 0\}$ . Nine levels of the second bridge AC voltage are  $\{\pm \text{Vo1}, \pm \text{Vin} \text{ (multi-winding transformer voltage)}, \pm \text{Vin}/2 \text{ (multi-winding transformer voltage)}, \pm \text{Vin}/2 \text{ (multi-winding transformer voltage)}, 0\}$ .

[0116] Three levels of the third bridge AC voltage are  $\{\pm \text{Vo2}, 0\}$ . Five levels of the third bridge AC voltage are  $\{\pm \text{Vo2}, \pm \text{Vin} \text{ (multi-winding transformer voltage)}, 0\}$ . Seven levels of the third bridge AC voltage are  $\{\pm \text{Vo2}, \pm \text{Vin} \text{ (multi-winding transformer voltage)}, \pm \text{Vin/2 (multi-winding transformer voltage)}, 0\}$ . Nine levels of the third bridge AC voltage are  $\{\pm \text{Vo2}, \pm \text{Vin} \text{ (multi-winding transformer voltage)}, \pm \text{Vin/2 (multi-winding transformer voltage)}, \pm \text{Vin+(Vo2-Vin)/2)} \text{ (multi-winding transformer voltage)}, 0\}$ .

(D1) Discharge Mode 1

[0117] The three levels of the first bridge AC voltage, the nine levels of the second bridge AC voltage, and the five levels of the third bridge AC voltage are set, or the three levels of the first bridge AC voltage, the five levels of the second bridge AC voltage, and the nine levels of the third bridge AC voltage are set.

(D2) Discharge Mode 2

[0118] The three levels of the first bridge AC voltage, the seven levels of the second bridge AC voltage, and the five levels of the third bridge AC voltage are set, or the three levels of the first bridge AC voltage, the five levels of the second bridge AC voltage, and the seven levels of the third bridge AC voltage are set.

(D3) Discharge Mode 3

[0119] The three levels of the first bridge AC voltage, the nine levels of the second bridge AC voltage, and the three levels of the third bridge AC voltage are set, or the three levels of the first bridge AC voltage, the three levels of the second bridge AC voltage, and the nine levels of the third bridge AC voltage are set.

(D4) Discharge Mode 4

[0120] The three levels of the first bridge AC voltage, the seven levels of the second bridge AC voltage, and the three levels of the third bridge AC voltage are set, or the three levels of the first bridge AC voltage, the three levels of the second bridge AC voltage, and the seven levels of the third bridge AC voltage are set.

(D5) Discharge Mode 5

[0121] The three levels of the first bridge AC voltage, the five levels of the second bridge AC voltage, and the three levels of the third bridge AC voltage are set, or the three levels of the first bridge AC voltage, the three levels of the second bridge AC voltage, and the five levels of the third bridge AC voltage are set.

(C1) Charge Mode 1

[0122] The five levels of the first bridge AC voltage, the three levels of the second bridge AC voltage, and the three levels of the third bridge AC voltage are set, and the input current is set at zero.

(C2) Charge Mode 2

[0123] The five levels of the first bridge AC voltage, the three levels of the second bridge AC voltage, and the three levels of the third bridge AC voltage are set, the input current is set at a value other than zero, and  $\theta 1$ ,  $\theta 2$  and  $\theta 3$  are set such that  $\theta 1 < \theta 2$  or  $\theta 1 < \theta 3$ .

(C3) Charge Mode 3

[0124] The five levels of the first bridge AC voltage, the three levels of the second bridge AC voltage, and the three levels of the third bridge AC voltage are set, the input current is set at a value other than zero, and  $\theta$ 1,  $\theta$ 2 and  $\theta$ 3 are set such that  $\theta$ 1 $\geq$  $\theta$ 2 or  $\theta$ 1 $\geq$  $\theta$ 3.

(C4) Charge Mode 4

[0125] The three levels of the first bridge AC voltage, the three levels of the second bridge AC voltage, and the three levels of the third bridge AC voltage are set, and  $\theta$ **1**,  $\theta$ **2**,  $\theta$ **3** are set such that  $\theta$ **1**< $\theta$ **2** or  $\theta$ **1**< $\theta$ **3**.

(C3) Charge Mode 5

[0126] The three levels of the first bridge AC voltage, the three levels of the second bridge AC voltage, and the three levels of the third bridge AC voltage are set, and  $\theta 1$ ,  $\theta 2$ ,  $\theta 3$  are set such that  $\theta 1 \ge \theta 2$  or  $\theta 1 \ge \theta 3$ .

[0127] FIG. 10 is a diagram illustrating an example of an operation mode in command pattern A under representative voltage conditions.

[0128] In the case where REF1–REF2 is 0, a discharge mode 2 is set when REF1 is equal to or less than a certain value, and a discharge mode 5 is set when REF1 exceeds a certain value.

[0129] In the case where REF1–REF2 are positive, a discharge mode 1, a discharge mode 3, or discharge mode 5 is set when REF1 is equal to or less than a certain value, and discharge mode 3 or a discharge mode 4 is set when REF1 exceeds a certain value.

[0130] FIG. 11 is a diagram illustrating an example of an operation mode in command pattern B under representative voltage conditions.

[0131] In the case where REF1–REF2 are negative, discharge mode 1, discharge mode 3, or discharge mode 4 is set when REF2 is equal to or less than a certain value, and discharge mode 3 or discharge mode 4 is set when REF2 exceeds a certain value.

[0132] In the case where REF1–REF2 is 0, discharge mode 2 is set when REF2 is equal to or less than a certain value, and discharge mode 5 is set when REF2 exceeds a certain value.

[0133] Note that an undefined operation mode is excluded from operation targets in the present embodiment.

[0134] FIG. **12**(*a*) is a diagram illustrating an example of output current Iin with respect to REF**1** in command pattern A under representative voltage conditions. FIG. **12**(*b*) is a diagram illustrating an example of output current Io**1** with respect to REF**1** in command pattern A under representative voltage conditions. FIG. **12**(*c*) is a diagram illustrating an example of output current Io**2** with respect to REF**1** in command pattern A under representative voltage conditions,

[0135] FIG. **12**(*d*) is a diagram illustrating an example of output current Iin with respect to REF**2** in command pattern B under representative voltage conditions. FIG. **12**(*e*) is a diagram illustrating an example of output current Io**1** with respect to REF**2** in command pattern B under representative voltage conditions. FIG. **12**(*f*) is a diagram illustrating an example of output current Io**2** with respect to REF**2** in command pattern B under representative voltage conditions.

[0136] As shown in FIGS. **12**(*a*) to **12**(*f*), the relation of each output current with respect to the corresponding command pattern is nonlinear. Thus, the following shows a state average value (an average value per one period of a carrier) of each output current in a representative operation mode. [0137] In the following description, a command D and a command dD are represented by the following expressions.

In the case where REF1>REF2, D=REF1, dD=REF1-REF2 (R1)

In the case where REF1<REF2, D=REF2, dD=REF2-REF1 (R2)

In the case where REF1=REF2, D=REF1=REF2, dD=0 (R3)

[0138] The average current on the battery side and the average current at the input port each are an average current of Iin. The average current at the output port is an average of the average current of Io1 and the average current of Io2. The output voltages of respective bridges are AC voltages VTrp, VTrs, and VTrt. The phase currents of the transformer are AC currents ITrp, ITrs, and ITrt.

[0139] FIG. 13 is a diagram illustrating a waveform example of discharge mode 1 in command pattern A.

[0140] In command pattern A of discharge mode 1, output currents Io1 and Io2 can be represented by the expression (2) with phase shift amounts  $\theta$ 1,  $\theta$ 2, and  $\theta$ 3.

[Expression2]

$$[00004] \quad I_{o1} = \frac{\frac{1}{L_2} V_{in}}{1 + \frac{L_1}{L_2} + \frac{L_2}{L_3} V_{o1} (1 + \frac{L_1}{L_3}) - V_{in}} \frac{T_f}{2} (2 - 1)^2$$

$$I_{o2} = \frac{1}{L_3} \frac{T_c}{4} \frac{V_{in}^2}{2 V_{o2} - V_{in}} \frac{1}{1 + \frac{L_1}{L_3}} (3 - 1)^2$$
(2)

[0141] In command pattern A of discharge mode 1, when REF1 is equal to or greater than 0 and less than 0.25,  $\theta$ 1 takes a value of  $\pi$ (1–2REF1),  $\theta$ 2 takes a value of  $\pi$ (1–2REF1), and  $\theta$ 3 takes a value of  $\pi$ (1–2REF2), and thus, the expression (2) is replaced with the expression (2a).

[Expression3]

[00005] 
$$I_{o1} = 0 I_{o2} = \frac{T_c}{L_3} \frac{V_1^2}{V_{o2} - V_{in}} \frac{(\text{REF1-REF2})^2}{1 + \frac{L}{L_3}}$$
 (2a)

[0142] In command pattern A of discharge mode 1, when REF1 is equal to or greater than 0.25,  $\theta$ 1 takes a value of  $\pi$ (1–2REF1),  $\theta$ 2 takes a value of  $2\pi$ REF1, and  $\theta$ 3 takes a value of  $2\pi$ REF2, and thus, the expression (2) is replaced with the expression (2b).

[Expression4]

[00006] 
$$I_{o1} = \frac{\frac{1}{L_2}V_{in}}{1 + \frac{L_1}{L_2} + \frac{L_1}{L_3}} \frac{V_{in}}{V_{o1}(1 + \frac{L_1}{L_3}) - V_{in}} \frac{T_c}{4} (4REF1 - 1)^2$$

$$I_{o2} = \frac{1}{L_3} \frac{T_c}{4} \frac{V_{in}^2}{V_{o2} - V_{in}} \frac{1}{1 + \frac{L_1}{L_1}} (2REF1 - 2REF2 - 1)^2$$
(2b)

[0143] FIG. 14 is a diagram illustrating a waveform example of discharge mode 2 in command pattern A.

[0144] In command pattern A of discharge mode 2, output currents Io1 and Io2 can be represented by the expression (3) with phase shift amounts  $\theta$ 1,  $\theta$ 2, and  $\theta$ 3.

[00007]

[Expression5]

[0145] In command pattern A of discharge mode 2, when REF1 is equal to or greater than 0 and less than 0.25,  $\theta$ 1 takes a value of  $\pi$ (1–2REF1),  $\theta$ 2 takes a value of  $\pi$ (1–2REF1), and  $\theta$ 3 takes a value of  $\pi$ (1–2REF2), and thus, the expression (3) is replaced with the expression (3)

#### Expression6]

[00008] 
$$I_{o1} = \frac{\frac{1}{L_{2}} \frac{V_{in} - V_{o1}(1 + \frac{L_{1}}{L_{3}})}{1 + \frac{L_{1}}{L_{2}} \frac{L_{1}}{L_{2}} V_{in} - (1 + \frac{L_{1}}{L_{3}}) V_{o1} + \frac{L_{1}}{L_{3}} V_{o2}}{L_{3}} V_{b2} T_{c} REF1^{2}$$

$$I_{o2} = \left[\frac{\frac{1}{L_{3}}}{1 + \frac{L_{1}}{L_{1}} + \frac{L_{1}}{L_{2}}} \{V_{in} + \frac{L_{1}}{L_{2}} V_{o1} \} \frac{\{(1 + \frac{L_{1}}{L_{3}}) V_{o1} - V_{in} \} T_{c}}{V_{in} - (1 + \frac{L_{1}}{L_{3}}) V_{o1} + \frac{L_{1}}{L_{2}} V_{o2}} - \frac{\frac{1}{L_{3}}}{V_{in} - (1 + \frac{L_{1}}{L_{3}}) V_{o1} + \frac{L_{1}}{L_{3}} V_{o2}} (V_{in} - V_{o1}) \frac{V_{in} V_{o2} T_{c}}{V_{in} - V_{o2}} \right] (REF1 - REF2)^{2}$$

[0146] In command pattern A of discharge mode 2, when REF1 is equal to or greater than 0.25,  $\theta$ 1 takes a value of  $\pi$ (1–2REF1),  $\theta$ 2 takes a value of  $2\pi$ REF1, and  $\theta$ 3 takes a value of  $2\pi$ REF2, and thus, the expression (3) is replaced with the expression (3b). [00009]

#### [Expression7]

$$? = \frac{T_{2}}{4} \frac{\frac{1}{L_{3}}}{1 + \frac{L_{1}}{L_{2}} + \frac{L_{1}}{L_{3}}} \frac{4\frac{L_{2}}{L_{2}}V_{o2}\{V_{2} - V_{2}(1 + \frac{L_{2}}{L_{2}})\}(\text{REF1} - \text{REF2})^{2} - V^{2}(1 - 4\text{REF1})^{2} - 4\frac{L_{2}}{L_{2}}V_{2}V_{in}(1 - 4\text{REF1})(\text{REF1} - \text{REF2})}{V_{in} - (1 + \frac{L_{1}}{L_{2}})V_{o1} + \frac{L_{1}}{L_{3}}V_{o2}}$$

$$? = \frac{T_{2}}{4} \frac{\frac{1}{L_{3}}}{1 + \frac{L_{1}}{L_{2}} + \frac{L_{1}}{L_{3}}} \left\{ \frac{4\frac{2}{7}V_{2} - V_{2}(1 - 6\text{REF1} + 2\text{REF2})(\text{REF1} - \text{REF2}) + 4(1 + \frac{L_{2}}{L_{2}})\frac{L_{2}}{L_{2}}V^{2}(\text{REF1} - \text{REF2})^{2} - V^{2}(1 - 6\text{REF1} + 2\text{REF2})^{2}}{V_{in} - (1 + \frac{L_{1}}{L_{3}})V_{o1} + \frac{L_{1}}{L_{3}}V_{o2}} \right\} + \frac{\frac{L_{2}}{V_{3}}}{V_{in} - (1 + \frac{L_{1}}{L_{3}})V_{o1} + \frac{L_{1}}{L_{3}}V_{o2}}$$

$$(3b)$$

indicates text missing or illegible when filed

[0147] FIG. 15 is a diagram illustrating a waveform example of discharge mode 3 in command pattern A.

[0148] In command pattern A of discharge mode 3, output currents Io1 and Io2 can be represented by the expression (4) with phase shift amounts  $\theta$ 1,  $\theta$ 2, and  $\theta$ 3.

[Expression8]

[00010] 
$$I_{o1} = \frac{\frac{1}{L_{2}}}{1 + \frac{L_{1}}{L_{2}} + \frac{L_{1}}{L_{3}}} \frac{V_{in}^{2}}{(1 + \frac{L_{2}}{L_{3}})V_{o1} - V_{in}} \frac{T_{c}}{4^{2}} (2 - 1)^{2}$$

$$I_{o2} = \frac{1}{L_{3}} \frac{T_{c}}{4^{2}} \frac{V_{in}}{1 + \frac{L_{1}}{L_{1}}} [(3 - 1)(3 - 3) + \{(3 - 1) + \frac{V_{in} - V_{o2}}{V_{in}}(3 - 3)\} \frac{V_{in}}{V_{o2}}(3 - 1)]$$

$$(4)$$

[0149] In command pattern A of discharge mode 3, when REF1 is equal to or greater than 0 and less than 0.25,  $\theta$ 1 takes a value of  $\pi$ (1–2REF1),  $\theta$ 2 takes a value of  $\pi$ (1–2REF1), and  $\theta$ 3 takes a value of  $\pi$ (1–2REF2), and thus, the expression (4) is replaced with the expression (4a).

[Expression9]

[00011] 
$$I_{o1} = 0$$
 
$$I_{o2} = \frac{T_c}{L_3} \frac{V_{in}}{1 + \frac{V_{in}}{2}} [(\text{REF2 - REF1})\text{REF2} + \{(\text{REF2 - REF1}) + \frac{V_{in} - V_{o2}}{V_{in}} \text{REF2}\} \frac{V_{in}}{V_{o2}} \text{REF1}]$$
 (4a)

[0150] In command pattern A of discharge mode 3, when REF1 is equal to or greater than 0.25,  $\theta$ 1 takes a value of  $\pi$ (1–2REF1),  $\theta$ 2 takes a value of  $2\pi$ REF1, and  $\theta$ 3 takes a value of  $2\pi$ REF2, and thus, the expression (4) is replaced with the expression (4b).

[Expression10]

[00012] 
$$I_{o1} = \frac{\frac{1}{L_{2}}}{1 + \frac{V_{1}}{L_{2}} + \frac{V_{1}}{L_{3}}} \frac{V_{in}^{2}}{1 + \frac{V_{1}}{L_{3}} + \frac{V_{2}}{L_{3}}} \frac{V_{in}^{2}}{4} (4REF1 - 1)^{2}$$

$$I_{o2} = \frac{1}{L_{3}} \frac{V_{in}}{4} \frac{V_{in}}{1 + \frac{L_{1}}{L_{2}}} [(2REF2 + 2REF1 - 1)(1 - 2REF2) + \{(2REF2 + 2REF1 - 1) + \frac{V_{in} - V_{o2}}{V_{in}} (1 - 2REF2)\} \frac{V_{in}}{V_{o2}} 2REF1]$$

$$(4b)$$

[0151] FIG. **16** is a diagram illustrating a waveform example of discharge mode 4 in command pattern A. FIG. **17** is a diagram illustrating a waveform example of discharge mode 5 in command pattern A. FIG. **18** is a diagram illustrating a waveform example of a charge mode 1 in command pattern A. FIG. **19** is a diagram illustrating a waveform example of a charge mode 2 in command pattern A. FIG. **20** is a diagram illustrating a waveform example of a charge mode 4 in command pattern A. FIG. **22** is a diagram illustrating a waveform example of a charge mode 5 in command pattern A.

[0152] Also in discharge mode 4, discharge mode 5, charge mode 1, charge mode 2, charge mode 3, charge mode 4, and charge mode 5, expressions equivalent to the expressions (2) to (4), (2a) to (4a), and (2b) to (4b) can be similarly obtained.

[0153] The characteristics of command pattern B are the same as those of command pattern A in which  $\theta 2$  and  $\theta 3$  are replaced. Thus, the description thereof will not be repeated.

[0154] Command patterns A and B described above are merely by way of example. Also in the first embodiment, the phase shift amount can be generated similarly based on the command pattern with respect to the balanced state.

Third Embodiment

[0155] As described in the second embodiment, the power conversion device includes various operation modes. In this case, as to a condition under which two expressions among the above-described plurality of expressions coincide with each other in terms of Io1 and Io2 such that Io1 and Io2 in one expression are respectively equal to Io1 and Io2 in the other expression, such a condition is recognized as a boundary between modes of these two expressions.

[0156] For example, the boundary between discharge modes 1 and 2 in the case of REF1 equal to or greater than 0.25 in command pattern A is obtained as in the expression (12) based on the expressions (2b) and (3b). In this case, for simplifying the expressions, the difference between command values REF1 and REF2 is denoted as dR.

[0157] When REF**1** is equal to or less than the value represented by the expression (12), the mode can be determined as discharge mode 1. When REF**1** exceeds the value represented by the expression (12), the mode can be determined as discharge mode 2.

[0158] Similarly, a boundary between any two of the five discharge modes can be defined. Then, on a plane having an X-axis defined as dR and a Y-axis defined as REF1, the region of each discharge mode is divided by the boundary. Thus, based on which region on the X-Y plane the X(dR) and the Y(REF1) belong to, the discharge mode in which converter 100A is currently operating can be determined from among the five discharge modes. [0159] Similarly, based on which region on the X-Y plane the X(dR) and Y(REF2) belong to, the charge mode in which converter 100A is currently operating can be determined from among the five charge modes.

[Expression11]  
[00013] REF1 = 
$$\frac{1}{4} - \frac{1}{2V_{in}} \{ V_{o1} (1 + \frac{L_1}{L_3}) - V_{in} \} dR$$
 (12)

[0160] In this way, the boundary between the operation modes can be obtained by obtaining the condition under which Io1 and Io2 in the adjacent operation modes are respectively equal to each other. In accordance with the relation of magnitude between input voltage Vin and output voltages Vo1, Vo2, an operation mode that does not occur and an additional operation mode may occur as compared with the operation mode described in the second embodiment, but the boundary between the operation modes can still be derived by obtaining a condition under which the adjacent operation modes are the same.

[0161] By analyzing the boundary between the operation modes in advance as described above, the operation mode can be detected by command values REF1 and REF2. However, since the coefficient applied to the expression (1) is different for each operation mode, the problem about the

nonlinearity of control still remains.

[0162] Thus, the characteristics with respect to the amount of a minute change are extracted by replacing the expression (1) as in the expression (13). [00014]

[Expression12]

```
Io1 + I1 = Ga0 + Ga11 .Math. (REF1 + REF1) + Ga12 .Math. (REF1 + REF1)<sup>2</sup> + Ga21 .Math. (REF2 + REF2) + Ga22 .Math. (REF2 + REF2)<sup>2</sup> +
 Io2 + I2 = Gb0 + Gb11. Math. (REF1 + REF1) + Gb12 . Math. (REF1 + REF1)<sup>2</sup> + Gb21 . Math. (REF2 + REF2) + Gb22 . Math. (REF2 + REF2)<sup>2</sup> +
[0163] The expression (14) is obtained by subtracting the expression (1) from the expression (13).
```

[Expression13]

```
I1 = (Ga11 + Gax .Math. REF2 + 2Ga12 .Math. REF1) .Math. REF1 + (Ga21 + Gax .Math. REF1 .Math. + 2Ga22 .Math. REF2) .Math. REF2 + Ga12 .Math. REF2
                                                I2 = (Gb11 + Gbx .Math. REF2 + 2Gb12 .Math. REF1) .Math. REF1 + (Gb21 + Gbx .Math. REF1 + 2Gb22 .Math. REF2) .Math. REF2 + Gb12 .Math. REF2 + Gb
[0164] The square term of \Delta REF1, the square term of \Delta REF2, and the product of \Delta REF1 and \Delta REF2 in the expression (14) show extremely small
values with respect to \Delta REF1 and \Delta REF2 since each of \Delta REF1 and \Delta REF2 is set within a range of \pm 0.5. Therefore, the expression (14) can be
```

approximated by the expression (15). [00016]

[Expression14]

```
I1 \approx (Ga11 + Gax .Math. REF2 + 2Ga12 .Math. REF1). Math. REF1 + (Ga21 + Gax .Math. REF1 + 2Ga22 .Math. REF2). Math. REF2 = GA1 .Math. REF2 + (Ga21 + Gax .Math. REF1).
I2 \approx (Gb11 + Gbx .Math. REF2 + 2Gab12 .Math. REF1) .Math. REF1 + (Gb21 + Gbx .Math. REF1 + 2Gb22 .Math. REF2) .Math. REF2 = GB1 .Math. REF2 + Gb21 .Math. REF2 + Gb22 .Math. REF2 + Gb21 .Math. REF2 + Gb
```

[0165] FIG. 23 is a diagram in which a control block diagram is converted into a discrete system, the control block diagram illustrating the relation between command values REF1, REF2 and output currents Io1, Io2 that change in accordance with command values REF1, REF2. In FIG. 23, the control block of the continuous system shown in FIG. 9 is converted into a discrete system based on the expression (15).

[0166] GA1 is a gain of  $\Delta$ REF1 with respect to  $\Delta$ I1. GA2 is a gain of  $\Delta$ REF2 with respect to  $\Delta$ I1. GB1 is a gain of  $\Delta$ REF1 with respect to  $\Delta$ I2. GB2 is a gain of  $\Delta REF2$  with respect to  $\Delta I2$ .

[0167] The value of gain GA1 (14a) can be calculated by Ga11, Gax, Ga12, REF1, and REF2. The value of gain GA2 (14c) can be calculated by Ga21, Gax, Ga22, REF1, and REF2. The value of gain GB1 (14b) can be calculated by Gb11, Gbx, Gb12, REF1, and REF2. The value of gain GB2 (14d) can be calculated by Gb21, Gbx, Gb22, REF1, and REF2.

[0168] The values of Ga11, Gax, Ga12, Ga21, Gax, Ga22, Gb11, Gbx, Gb12, Gb21, Gbx, and Gb22 vary depending on the operation mode. These values can be set by comparing the expression (1) with the expressions (2a) to (4a), (2b) to (4b), or the like.

[0169] For example, in discharge mode 1, when REF1 is equal to or greater than 0 and less than 0.25, these values can be set by comparison between the expressions (1) and (2a).

[0170] A delay unit 13a and a subtractor 12a generate  $\Delta$ REF1 from REF1. An adder 17a adds the result of multiplication of  $\Delta$ REF1 and gain GA1 (14a) and the result of multiplication of  $\Delta REF2$  and gain GA2 (14c) to thereby generate All. An adder 18a and a delay unit 15a generate Io1 from

[0171] A delay unit  $\mathbf{13}b$  and a subtractor  $\mathbf{12}b$  generate  $\Delta \text{REF2}$  from REF2. An adder  $\mathbf{17}b$  adds the result of multiplication of  $\Delta \text{REF1}$  and gain GB1 (14b) and the result of multiplication of  $\Delta REF2$  and gain GB2 (14d) to thereby generate  $\Delta I2$ . An adder 18b and a delay unit 15b generate Io2 from

[0172] As shown in the expression (15) and FIG. 23,  $\Delta$ I1 and  $\Delta$ I2 are functions of  $\Delta$ REF1 and  $\Delta$ REF2, respectively.

[0173] FIG. 24 is a schematic circuit diagram of a power conversion device 1000B according to the third embodiment.

[0174] A switching control unit **10**B of power conversion device **1000**B according to the third embodiment includes a current control unit **60**B and phase shift amount control unit 70.

[0175] FIG. **25** is a diagram illustrating a detailed configuration of current control unit **60**B.

[0176] Current control unit **60**B includes subtractors **5***a* and **5***b*, PI control units **22***a* and **22***b*, a gain computing unit **91**, an operation mode detection unit **80**, a gain compensation unit **90**, adders **18***a* and **18***b*, delay units **15***a* and **15***b*, adders **32***a* and **32***b*, and delay units **31***a* and **31***b*.

[0177] Subtractor 5a subtracts detection value Io1 of current detector CT1 from first current target value Io1\* to calculate a first current deviation  $\Delta$ Io1=Io1\*-Io1. Subtractor 5b subtracts detection value Io2 of current detector CT2 from second current target value Io2\* to calculate a second current deviation  $\Delta Io2 = Io2* - Io2$ .

[0178] PI control unit **22***a* proportionally integrates first current deviation  $\Delta$ Io**1** from subtractor **5***a* to generate a target value  $\Delta$ I**1**\* of the amount of change in the first current. PI control unit 22b proportionally integrates first current deviation  $\Delta Io1$  from subtractor 5b to generate a target value  $\Delta I2^*$ of the amount of change in the second current.

[0179] Gain computing unit 91 includes gain GA1 (14a), gain GB1 (14b), gain GA2 (14c), gain GB2 (14d), and adders 17a and 17b, which are similar to those shown in FIG. 23.

[0180] Operation mode detection unit **80** detects an operation mode of converter **100**A that is related to the controllability. When REF**1** is equal to or greater than REF2, operation mode detection unit **80** determines the operation mode of converter **100**A based on REF1 and dR (=REF1-REF2). When REF1 is less than REF2, operation mode detection unit 80 determines the operation mode of converter 100A based on REF2 and dR (=REF2-REF1).

[0181] Based on the operation mode, gain compensation unit 90 corrects target value  $\Delta I1^*$  of the amount of change in the first current and target value  $\Delta I2^*$  of the amount of change in the second current to generate  $\Delta REF1$  and  $\Delta REF2$ .

[0182] Gain compensation unit 90 includes subtractors 23a and 23b, a gain 1/GA1x (21a), a gain GB1x (21b), a gain GA2x (21c), and a gain 1/GB2x (21d).

[0183] Subtractor 23a subtracts the output of gain GA2x (21c) from target value  $\Delta I1^*$  of the amount of change in the first current. Subtractor 23b subtracts the output of gain GB1x (21b) from target value  $\Delta I2^*$  of the amount of change in the second current.

[0184] Then,  $\Delta REF1$  is obtained from the result of multiplication of the output of subtractor 23a and gain 1/GA1x (21a). The result of multiplication of  $\triangle REF1$  and gain GB1x (21*b*) is sent to subtractor 23*b*.

[0185] Further,  $\triangle REF2$  is obtained from the result of multiplication of the output of subtractor 23b and gain 1/GA2x (21d). The result of multiplication of  $\triangle REF2$  and gain GB2x (21*c*) is sent to subtractor 23*a*.

[0186] Further, adder 17a adds the result of multiplication of  $\Delta$ REF1 and gain GA1 (14a) and the result of multiplication of  $\Delta$ REF2 and gain GA2 (14C) to thereby generate  $\Delta I1$ . Adder 18a and delay unit 15a generate Io1 from  $\Delta I1$ .

[0187] Adder 17b adds the result of multiplication of  $\Delta$ REF1 and gain GB1 (14b) and the result of multiplication of  $\Delta$ REF2 and gain GB2 (143) to thereby generate  $\Delta I$ . Adder **18***b* and delay unit **15***b* generate Io**2** from  $\Delta I$ **2**.

[0188] Further, REF1 is obtained from  $\triangle$ REF1 by adder 32a and delay unit 31a. REF1 is obtained from  $\triangle$ REF1 by adder 32a and delay unit 31a.

[0189] Setting the values of compensation gains GA1x, GA2x, GB1x, and GB2x at the same values as those of GA1, GA2, GB1, and GB2 makes it

possible to improve the control nonlinearity from  $\Delta I1^*$  to  $\Delta I1$  and the control nonlinearity from  $\Delta I2^*$  to  $\Delta I2$  in current control unit **60**B. [0190] In the present embodiment, two output ports are employed as voltage sources. However, in the case where power conversion device **1000**B

[0190] In the present embodiment, two output ports are employed as voltage sources. However, in the case where power conversion device 1000 generates these voltage sources, the linear controllability of the output current is required in order to reduce the capacitance of the capacitor connected to an output end, and the configuration described in the second embodiment can alleviate the above-described problem.

[0191] Based on the relation described above, the effective value of each of Io1 and Io2 is smaller than the effective value of Iin in the case where the relation between Vin and Vo1, Vo2 and the degree of imbalance of the output current are determined in advance. Therefore, from the viewpoint of size reduction of the reactor, in accordance with the degree of imbalance, reactors Ls and Lt each desirably include a small core made using a conductor having a wire diameter smaller than that of Lp, and reactors Ls and Lt desirably have an inductance value approximately equal to that of Lp.

[0192] Further, the power transmission characteristics with respect to the phase shift amount are as represented by the expressions (2) to (4b), and the circuit waveform characteristics are as shown in FIGS. 13 to 22. Accordingly, different inductance values may be adopted for reactors Lp, Ls, and Lt for the purpose of changing the control characteristics and changing the loss characteristics.

[0193] FIG. **26** is a diagram illustrating a waveform example of a discharging operation of a power conversion device under a condition for a common L value. FIG. **27** is a diagram illustrating a waveform example of a discharging operation of the power conversion device under a condition for different L values.

[0194] The L value in FIG. **27** was set based on the L value in FIG. **26** defined as a reference L0 such that the L value for Lp was 0.75 times as large as L0, and the L value for each of Ls and Lt was 1.5 times as large as L0.

[0195] Referring to FIGS. **26** and **27**, it can be seen that there is a difference in tendency of the application time of the voltage generated in the reactor between the condition for a common L value and the condition for different L values. When comparing the time products of the reactor voltages related to the iron loss in the reactor, it can be confirmed that the voltage time product of Lp is larger and the voltage time products of Ls and Lt are smaller under the condition for a common L value than under the condition for different L values.

[0196] In the case where Lp, Ls, and Lt are formed of the same magnetic component, the value of Lp is smaller than the value of Ls and the value of Lt under the condition for different L values as compared with the condition for a common L value.

[0197] In other words, it means that Lp is smaller than Ls and Lt in terms of the number of turns of the copper wire with respect to the magnetic component. Thus, the iron loss in Lp becomes large while the iron loss in Ls and Lt becomes small.

[0198] Therefore, when the reactor is designed based on the loss in Lp, the amount of heat generated in each of Ls and Lt is smaller than that in Lp, which leads to an increase in size of Ls and Lt. On the other hand, under the condition for different L values, the L values are distributed such that the voltage time products of Lp, Ls, and Lt are the same, which makes it possible to select two types of reactors made of the same magnetic component and undergoing the equal iron loss. Thus, under the condition for different L values, two types of reactors made of the same magnetic component and having different L values are required, but the maximum iron losses in Lp, Ls, and Lt are reduced as compared with those under the condition for a common L value. As a result, small magnetic components can be selected, so that the problem of size increase can be addressed for improvement. [0199] As described above, the power conversion device according to the third embodiment can quantitatively adjust the power sharing by alleviating the nonlinearity of control in a converter having various operation modes. Therefore, the power conversion device according to the third embodiment can suppress the circulating power in a transformer of an insulated converter having the same number of DC buses as the number of phases in a multi-winding transformer, and also can quantitatively adjust the power sharing in a group of a plurality of discharge-type full-bridge circuits or a group of charge-type full-bridge circuits.

#### MODIFICATIONS

(1) First Modification

[0200] FIG. **28** is a schematic circuit diagram of a power conversion device **1000**A according to the first modification.

[0201] In the first modification, second DC voltage terminal VEs and third DC voltage terminal VEt are connected in parallel to a DC power supply **2***r*. Voltage Vo at DC power supply **2***r*, voltage Vo**1** at second DC voltage terminal VEs, and voltage Vo**2** at third DC voltage terminal VEt are equal to one another.

(2) Second Modification

[0202] FIG. **29** is a schematic circuit diagram of a power conversion device **1000**A according to the second modification.

[0203] In the second modification, second DC voltage terminal VEs and third DC voltage terminal VEt are connected in series to a DC power supply **2***u*. Voltage Vo at DC power supply **2***u* is a sum of voltage Vo**1** at second DC voltage terminal VEs and voltage Vo**2** at third DC voltage terminal VEt. (3) Third Modification

[0204] DC power supplies 2s, 2t, 2r, and 2u explained in the above description may be loads.

[0205] It should be understood that the embodiments disclosed herein are illustrative and non-restrictive in every respect. The scope of the present disclosure is defined by the scope of the claims, rather than the description above, and is intended to include any modifications within the meaning and scope equivalent to the scope of the claims.

REFERENCE SIGNS LIST

[0206] 2-1, 2-M, 2-M+, 2-N, 2p, 2s, 2t DC power supply, 4a, 4b, 22a, 22b PI control unit, 5a, 5b, 12a, 12b, 23a, 23b subtractor, 10, 10A, 10B switching control unit, 11-1, 11-M, 11-M+, 11-N full-bridge circuit, 13a, 13b, 15a, 15b, 31a, 31b delay unit, 16-1, 16-M, 16-M+, 16-N, 16p, 16s, 16t winding, 17a, 17b, 18a, 18b, 32a, 32b adder, 19 core, 20, 20A multi-winding transformer, 60, 60B current control unit, 70 phase shift amount control unit, 80 operation mode detection unit, 90 gain compensation unit, 91 gain computing unit, 100, 100A converter, 500 control block diagram, 1000, 1000A, 1000B power conversion device, CT1, CT2 current detector, LG11, LG1M, LG1M+, LG1N, LG1p, LG1s, LG1t first leg, LG21, LG2M, LG2M+, LG2N, LG2p, LG2s, LG2t second leg, L1, LM, LM+, LN, Lp, Ls, Lt reactor, NL1, NLM, NLM+, NL, NLp, NLs, NLt, PL1, PLM, PLM+, PLN, PLp, PLs, PLt power line, Sa1, SaM, SaM+, SaN, Sap, Sas, Sat, Sb1, SbM, SbM+, SbN, Sbp, Sbs, Sbt, Sc1, ScM, SeM+, ScN, Scp, Scs, Sct, Sd1, SdM, SdM+, SdN, Sdp, Sds, Sdt semiconductor switching element GA1, GA1x, GA2, GA2x, GB1, GB1x, GB2, GB2x gain, VE1 to VEN, VEp, VEs, VEt DC voltage terminal, P1 to PN, N1 to NN, Pp, Np, Ps, Ns, Pt, Nt terminal.

## **Claims**

1. A power conversion device comprising: N DC voltage terminals; a converter; and a switching control circuit to control switching of switching elements included in the converter, wherein at least one of the N DC voltage terminals is connected to a DC power supply, the converter includes a multi-winding transformer having N (N≥3) windings, and N full-bridge circuits each having a first leg, a second leg, and a reactor, each of the N full-bridge circuits being connected to a corresponding one of the DC voltage terminals and a corresponding one of the windings, and the switching control circuit switches switching elements in the first leg and the second leg being included in each of M (N−1≥M≥1) full-bridge circuits among the N full-bridge circuits, switches switching elements in the second leg included in each of (N−M) full-bridge circuits that remain, and stops switching of switching elements in the first leg included in each of the (N−M) full-bridge circuits; wherein the switching control circuit includes a current control circuit to generate a command related to switching in such a manner that a current target value is adjusted for each of the full-bridge circuits in power transmission for charging/discharging through the multi-winding transformer, based on the command related to switching, the switching control circuit detects an operation mode representing a characteristic of transmission and reception of electric power through the multi-winding transformer, the switching control circuit includes a gain compensation circuit to correct the command

related to switching based on the detected operation mode.

#### 2.-5. (canceled

6. The power conversion device according to claim 1, wherein the N DC voltage terminals include a first DC voltage terminal, a second DC voltage terminal, and a third DC voltage terminal, the first DC voltage terminal being connected to a first DC power supply, the multi-winding transformer includes a first winding, a second winding, and a third winding, the converter performs DC/DC conversion involving power transmission from the first DC voltage terminal to the second DC voltage terminal and the third DC voltage terminal, or DC/DC power conversion involving power transmission from the second DC voltage terminal and the third DC voltage terminal to the first DC voltage terminal, the N full-bridge circuits include a first full-bridge circuit connected to the first DC voltage terminal and the second full-bridge circuit connected to the second DC voltage terminal and the second winding, and a third full-bridge circuit, the second full-bridge circuit, and the third winding, the multi-winding transformer is connected to the first full-bridge circuit, the second full-bridge circuit, and the third full-bridge circuit generates a first command value for adjusting a first current flowing through the second DC voltage terminal to be set at a second current target value, and a second command value for adjusting a second current flowing through the third DC voltage terminal to be set at a second current target value, controls switching of switching elements included in the first full-bridge circuit, the second full-bridge circuit, and the third full-bridge circuit based on the first command value and the second command value, when electric power is output from the first DC power supply to the first DC voltage terminal, stops switching elements in the first leg included in the second full-bridge circuit and the switching elements in the first power is output from the first DC voltage terminal to the first DC power supply, stops switching of the switching elements in the first full-bridge circuit.

#### 7.-11. (canceled)

- 12. The power conversion device according to claim 6, wherein the switching control circuit includes an operation mode detection circuit to determine an operation mode of the converter based on the first command value and a difference value between the first command value and the second command value when the first command value is equal to or greater than the second command value, and detect the operation mode of the converter based on the second command value and a difference value between the first command value and the second command value when the first command value is less than the second command value.
- **13**. The power conversion device according to claim 12, wherein the switching control circuit includes a gain compensation circuit to correct a target value of an amount of change in the first current and a target value of an amount of change in the second current based on the detected operation mode, and generate an amount of change in the first command value and an amount of change in the second command value.
- **14**. The power conversion device according to claim 1, wherein, among N reactors included in the N full-bridge circuits, at least one reactor and the other reactors are made of the same magnetic component and have different L values.
- 15. The power conversion device according to claim 1, wherein the characteristic includes whether each full-bridge circuit performs a discharging operation or a charging operation and a number of levels of an output voltage of each full-bridge circuit.
- 16. The power conversion device according to claim 14, wherein N reactors are configured to have the same voltage time products.