# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12389619

August 12, 2025

Lin; Han-Yu et al.

# Semiconductor device structure with inner spacer layer

#### Abstract

A semiconductor device structure is provided. The semiconductor device structure includes forming semiconductor device structure includes a gate stack wrapping around a plurality of nanowire structures. The gate stack includes a first portion above the plurality of nanowire structures and second portions between the nanowire structures. The semiconductor device structure further includes a gate spacer layer along a sidewall of the first portion of the gate stack, and a plurality of inner spacer layers along sidewalls of the second portions of the gate stack. The gate spacer layer has a first carbon concentration, the inner spacer layers have a second carbon concentration, and the second carbon concentration is lower than the first carbon concentration.

Inventors: Lin; Han-Yu (Nantou County, TW), Yang; Chansyun David (Shinchu, TW), Lee;

Fang-Wei (Hsinchu, TW), Lin; Tze-Chung (Hsinchu, TW), Lin; Li-Te (Hsinchu,

TW), Lin; Pinyen (Rochester, NY)

Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.

(Hsinchu, TW)

Family ID: 1000008752251

Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.

(Hsinchu, TW)

Appl. No.: 18/616449

Filed: March 26, 2024

# **Prior Publication Data**

**Document Identifier**US 20240234549 A1

Publication Date
Jul. 11, 2024

# **Related U.S. Application Data**

continuation parent-doc US 18182774 20230313 US 11973129 child-doc US 18616449 continuation parent-doc US 17504104 20211018 US 11605728 20230314 child-doc US 18182774 division parent-doc US 16299531 20190312 US 11152491 20211019 child-doc US 17504104 us-provisional-application US 62721931 20180823

## **Publication Classification**

Int. Cl.: H10D30/01 (20250101); H01L21/02 (20060101); H01L21/311 (20060101); H01L21/321 (20060101); H01L21/768 (20060101); H10D30/43 (20250101); H10D30/62 (20250101); H10D30/67 (20250101); H10D62/10 (20250101); H10D64/01 (20250101); H10D84/01 (20250101); H10D84/03 (20250101)

### U.S. Cl.:

CPC **H10D30/0243** (20250101); **H01L21/0214** (20130101); **H01L21/02167** (20130101); **H01L21/02532** (20130101); **H01L21/02603** (20130101); **H01L21/31116** (20130101); **H01L21/32105** (20130101); **H01L21/3211** (20130101); **H01L21/7682** (20130101);

H01L21/76837 (20130101); H10D30/014 (20250101); H10D30/43 (20250101); H10D30/62 (20250101); H10D30/6735 (20250101); H10D30/6757 (20250101); H10D62/121 (20250101); H10D62/822 (20250101); H10D64/017 (20250101); H10D64/018 (20250101); H10D84/0128 (20250101); H10D84/013 (20250101);

H10D84/0147 (20250101); H10D84/038 (20250101);

## **Field of Classification Search**

**CPC:** H01L (29/165)

## **References Cited**

#### U.S. PATENT DOCUMENTS

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC |
|--------------|--------------------|----------------------|----------|-----|
| 9209247      | 12/2014            | Colinge et al.       | N/A      | N/A |
| 9236267      | 12/2015            | De et al.            | N/A      | N/A |
| 9412817      | 12/2015            | Yang et al.          | N/A      | N/A |
| 9412828      | 12/2015            | Ching et al.         | N/A      | N/A |
| 9472618      | 12/2015            | Oxland               | N/A      | N/A |
| 9502265      | 12/2015            | Jiang et al.         | N/A      | N/A |
| 9520482      | 12/2015            | Chang et al.         | N/A      | N/A |
| 9536738      | 12/2016            | Huang et al.         | N/A      | N/A |
| 9576814      | 12/2016            | Wu et al.            | N/A      | N/A |
| 9608116      | 12/2016            | Ching et al.         | N/A      | N/A |
| 9647139      | 12/2016            | Doris et al.         | N/A      | N/A |
| 10546957     | 12/2019            | Xu et al.            | N/A      | N/A |
| 11271088     | 12/2021            | Zhou                 | N/A      | N/A |
| 2014/0001441 | 12/2013            | Kim et al.           | N/A      | N/A |
| 2014/0151638 | 12/2013            | Chang et al.         | N/A      | N/A |
| 2016/0141381 | 12/2015            | Kim et al.           | N/A      | N/A |
| 2016/0315167 | 12/2015            | Nakamura et al.      | N/A      | N/A |

| 2018/0026490 | 12/2017 | Raguin et al. | N/A | N/A           |
|--------------|---------|---------------|-----|---------------|
| 2018/0226490 | 12/2017 | Le et al.     | N/A | N/A           |
| 2019/0214502 | 12/2018 | Xu et al.     | N/A | N/A           |
| 2024/0153995 | 12/2023 | Kim           | N/A | H01L 21/30604 |

Primary Examiner: Amer; Mounir S

Attorney, Agent or Firm: Birch, Stewart, Kolasch & Birch, LLP

# **Background/Summary**

PRIORITY CLAIM (1) This application is a Continuation Application of U.S. application Ser. No. 18/182,774, filed on Mar. 13, 2023, entitled "SEMICONDUCTOR DEVICE STRUCTURE WITH INNER SPACER LAYER AND METHOD FOR FORMING THE SAME," which is a Continuation Application of U.S. application Ser. No. 17/504,104 (now U.S. Pat. No. 11,605,728), filed on Oct. 18, 2021, entitled "SEMICONDUCTOR DEVICE STRUCTURE WITH INNER SPACER LAYER," which is a Divisional Application of U.S. application Ser. No. 16/299,531 (now U.S. Pat. No. 11,152,491), filed on Mar. 12, 2019, entitled "METHOD FOR FORMING SEMICONDUCTOR DEVICE STRUCTURE WITH INNER SPACER LAYER," which claims the benefit of U.S. Provisional Application No. 62/721,931, filed on Aug. 23, 2018 and entitled "NANO WIRE/SHEET DEVICE STRUCTURE AND METHOD FOR FORMING THE SAME," all of which are incorporated herein by reference.

#### BACKGROUND

(1) The electronics industry has experienced an ever-increasing demand for smaller and faster electronic devices which are simultaneously able to support a greater number of increasingly complex and sophisticated functions. Accordingly, there is a continuing trend in the semiconductor industry to manufacture low-cost, high-performance, and low-power integrated circuits (ICs). So far, these goals have been achieved in large part by scaling down semiconductor IC dimensions (e.g., minimum feature size) and thereby improving production efficiency and lowering associated costs. However, such miniaturization has introduced increased complexity into the semiconductor manufacturing process. Thus, the realization of continued advances in semiconductor ICs and devices calls for similar advances in semiconductor manufacturing processes and technology. (2) Recently, multi-gate devices have been introduced in an effort to improve gate control by increasing gate-channel coupling, reduce OFF-state current, and reduce short-channel effects (SCEs). One such multi-gate device that has been introduced is the gate-all around transistor (GAA). The GAA device gets its name from the gate structure which can extend around the channel region providing access to the channel on two or four sides. GAA devices are compatible with conventional complementary metal-oxide-semiconductor (CMOS) processes and their structure allows them to be aggressively scaled-down while maintaining gate control and mitigating SCEs. In conventional processes, GAA devices provide a channel in a silicon nanowire. However, integration of fabrication of the GAA features around the nanowire can be challenging. For example, while the current methods have been satisfactory in many respects, continued improvements are still needed.

# Description

#### BRIEF DESCRIPTION OF THE DRAWINGS

(1) Aspects of the present disclosure are best understood from the following detailed description

- when read with the accompanying Figures. It should be noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
- (2) FIG. **1** is a perspective view of a semiconductor device structure, in accordance with some embodiments of the disclosure.
- (3) FIGS. **2**A-**1** through **2**P-**1** are cross-sectional views illustrating the formation of a semiconductor device along line A-A in FIG. **1** at various intermediate stages, in accordance with some embodiments.
- (4) FIGS. **2**A-**2** through **2**P-**2** are cross-sectional views illustrating the formation of a semiconductor device along line B-B in FIG. **1** at various intermediate stages, in accordance with some embodiments.
- (5) FIGS. **3**A-**1** through **3**D-**1** are cross-sectional views illustrating the formation of an inner spacer layer along line A-A in FIG. **1** at various intermediate stages, in accordance with some embodiments.
- (6) FIGS. **3**A-**2** through **3**D-**2** are cross-sectional views illustrating the formation of an inner spacer layer along line B-B in FIG. **1** at various intermediate stages, in accordance with some embodiments.

## DETAILED DESCRIPTION

- (7) The following disclosure provides many different embodiments, or examples, for implementing different features of the subject matter provided. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
- (8) Some variations of the embodiments are described. Throughout the various views and illustrative embodiments, like reference numerals are used to designate like elements. It should be understood that additional operations can be provided before, during, and after the method, and some of the operations described can be replaced or eliminated for other embodiments of the method.
- (9) The gate all around (GAA) transistor structures described below may be patterned by any suitable method. For example, the structures may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in one embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers may then be used to pattern the GAA structure.
- (10) Embodiments for forming a semiconductor device (e.g. GAA structure) are provided. The method for forming the semiconductor device may include forming an inner spacer layer between a gate stack and a source/drain feature to reduce the parasitic capacitance between the gate stack and the source/drain feature (i.e. Cgs and Cgd). In addition, the formation of the inner spacer layer may include forming a dielectric material followed by locally treating the dielectric material. Because an etching selectivity exists between the treated portion and the untreated portion of the dielectric material, a subsequent etching process can be well controlled to remove the treated portion thereby

leaving the untreated portion to serve as an inner spacer layer.

- (11) FIG. 1 is a perspective view of a semiconductor device structure 50, in accordance with some embodiments of the disclosure. FIGS. 2A-1 through 2P-1 are cross-sectional views illustrating the formation of a semiconductor device 100 along line A-A in FIG. 1 at various intermediate stages, in accordance with some embodiments. FIGS. 2A-2 through 2P-2 are cross-sectional views illustrating the formation of the semiconductor device 100 along line B-B in FIG. 1 at various intermediate stages, in accordance with some embodiments.
- (12) A semiconductor device structure **50** is provided, as shown in FIG. **1**, in accordance with some embodiments. The formation of the semiconductor device structure **50** includes providing a substrate **102**, and forming fin structures **104** and isolation structures **110** over the substrate **102**, in accordance with some embodiments. The fin structures **104** are separated from each other by the isolation structure **110**, in accordance with some embodiments. Each of the fin structures **104** is surrounded by the isolation structures **110**, in accordance with some embodiments.
- (13) In some embodiments, the substrate **102** is a semiconductor substrate such as a silicon substrate. In some embodiments, the substrate **102** includes an elementary semiconductor such as germanium; a compound semiconductor such as gallium nitride (GaN), silicon carbide (SiC), gallium arsenide (GaAs), gallium phosphide (GaP), indium phosphide (InP), indium arsenide (InAs), and/or indium antimonide (InSb); an alloy semiconductor such as SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or a combination thereof. In some embodiments, the substrate **102** includes an epitaxial layer (epi-layer) overlying a bulk semiconductor substrate. In some embodiments, the substrate **102** is a semiconductor-on-insulator (SOI) substrate which may include a semiconductor substrate, a buried oxide layer over the substrate, and a semiconductor layer over the buried oxide layer.
- (14) The fin structures **104** are arranged in the X direction, as shown in FIG. **1**, in accordance with some embodiments. The fin structures **104** each include a lower portion **104**L and an upper portion **104**U, in accordance with some embodiments. The lower portion **104**L of the fin structure **104** is formed by a portion of the substrate **102**, in accordance with some embodiments. The upper portion **104**U of the fin structure **104** is formed by a stacked semiconductor structure, which includes first semiconductor layers **106** and second semiconductor layers **108** alternately stacked over the lower portion **104**L, in accordance with some embodiments. In some embodiments, there are between 2 and 10 first semiconductor layers **106** and there are between 2 and 10 second semiconductor layers **108**.
- (15) As explained in detail below, the first semiconductor layers **106** of the fin structures **104** will be removed so that the second semiconductor layers **108** of the fin structures **104** form a nanowire structure extending between source/drain features, in accordance with some embodiments. The nanowire structure of the second semiconductor layers **108** will be surrounded by a gate stack to serve as a channel region of the semiconductor device **100**, in accordance with some embodiments. For example, the embodiments described herein illustrate processes and materials that may be used to form nanowire structures with a GAA design for n-type FinFETs or p-type FinFETs.
- (16) The first semiconductor layers **106** and the second semiconductor layers **108** are made of materials having different lattice constants, in accordance with some embodiments. In some embodiments, the first semiconductor layers **106** and the second semiconductor layers **108** include Si, Ge, SiGe, GaAs, InSb, GaP, GaSb, InAlAs, InGaAs, GaSbP, GaAsSb, or InP.
- (17) In some embodiments, the first semiconductor layers **106** are made of SiGe, where the percentage of germanium (Ge) in the SiGe is in the range from about 20 atomic % to about 50 atomic %, and the second semiconductor layers **108** are made of silicon. In some embodiments, the first semiconductor layers **106** are Si.sub.1-xGe.sub.x, where x is more than about 0.3, or Ge (x=1.0) and the second semiconductor layers **108** are Si or Si.sub.1-yGe.sub.y, where y is less than about 0.4, and x>y.

- (18) In some embodiments, the thickness of each of the first semiconductor layers **106** is in a range from about 1.5 nanometers (nm) to about 20 nm. In some embodiments, the first semiconductor layers **106** are substantially uniform in thickness. In some embodiments, the thickness of each of the second semiconductor layers **108** is in a range from about 1.5 nm to about 20 nm. In some embodiments, the second semiconductor layers **108** are substantially uniform in thickness.
- (19) In some embodiments, the formation of the fin structures **104** includes forming a stacked semiconductor structure including a first semiconductor material for first semiconductor layers **106** and a second semiconductor material for second semiconductor layers **108** over the substrate **102**, and patterning the stacked semiconductor structure and the underlying substrate **102**.
- (20) In some embodiments, the first semiconductor materials and the second semiconductor materials are formed using low pressure chemical vapor deposition (LPCVD), epitaxial growth process, another suitable method, and/or a combination thereof. In some embodiments, the epitaxial growth process includes molecular beam epitaxy (MBE), metal organic chemical vapor deposition (MOCVD), or vapor phase epitaxy (VPE).
- (21) In some embodiments, the patterning process includes forming a hard mask layer over the stacked semiconductor structure, and etching the semiconductor structure and the underlying substrate **102** through the hard mask layer. In some embodiments, the hard mask layer includes one or more dielectric material, such as silicon oxide, silicon nitride, silicon oxynitride, other suitable dielectric materials, and/or a combination thereof.
- (22) In some embodiments, the etching process of the patterning process removes the stacked semiconductor structure which is uncovered by the hard mask layer and further recesses the substrate **102** to form trenches. In some embodiments, after the etching process, the substrate **102** has portions which protrudes from between the trenches to form the lower portions **104**L of the fin structure **104**. In some embodiments, a remaining stacked semiconductor structure forms the upper portion **104**U of the fin structure **104**. In some embodiments, the etching process includes a dry etching process, such as reactive ion etch (RIE) or neutral beam etch (NBE), a wet etching process, and/or a combination thereof.
- (23) After the fin structures **104** are formed, a lining layer **112** is conformally formed along the substrate **102**, the fin structures **104**, and the hard mask layer, in accordance with some embodiments. In some embodiment, the lining layer **112** includes a bilayer structure, such as a silicon oxide layer and a silicon nitride layer formed on the silicon oxide layer. In some embodiments, the lining layer **112** is formed using a thermal oxidation, CVD, atomic layer deposition (ALD), another suitable method, and/or a combination thereof.
- (24) Afterward, an insulating material for the isolation structures **110** is formed over the lining layer **112**, in accordance with some embodiments. The insulating material fills the trenches and covers the upper surface of the hard mask layer, in accordance with some embodiments.
- (25) In some embodiments, the insulating material includes silicon oxide, silicon nitride, silicon oxynitride (SiON), other suitable insulating materials, and/or a combination thereof. In some embodiments, the insulating material is formed using LPCVD, plasma enhanced CVD (PECVD), high density plasma CVD (HDP-CVD), high aspect ratio process (HARP), flowable CVD (FCVD), ALD, another suitable method, and/or a combination thereof.
- (26) Afterward, the insulating material and the lining layer **112** formed above the hard mask layer are removed, in accordance with some embodiments. In some embodiments, the removal process is an etch-back process, chemical mechanical polishing (CMP), and/or a combination thereof. In some embodiments, the removal process also removes the hard mask layer and exposes the upper surfaces of the fin structures **104**.
- (27) The isolation structures **110** and the lining layer **112** are recessed to form the trenches **111**, as shown in FIGS. **2**A-**1** and **2**A-**2**, in accordance with some embodiments. In some embodiments, the isolation structures **110** and the lining layer **112** are recessed using one or more selective etch processes, such as a dry etching process, a wet etching process, and/or a combination thereof.

- (28) The trenches **111** expose the upper surfaces and the sidewalls of the upper portions **104**U of the fin structures **104**, in accordance with some embodiments. The upper portion **104**U of each of the fin structures **104** protrudes from between the recessed isolation structures **110**, in accordance with some embodiments. The lower portions **104**L of the fin structures **104** are embedded in the recessed isolation structures **110**, in accordance with some embodiments.
- (29) A dummy gate structure **118** and a hard mask layer **124** are formed over the fin structures **104**, as shown in FIGS. **2B-1** and **2B-2**, in accordance with some embodiments. The hard mask layer **124** is formed over the dummy gate structure **118**, in accordance with some embodiments. The dummy gate structure **118** extends in the X direction and across the fin structures **104**, in accordance with some embodiments.
- (30) The dummy gate structure **118** is used to define source/drain regions **114** of the fin structure **104** and a channel region **116** of the fin structure **104**, as shown in FIG. **2B-1**, in accordance with some embodiments. The source/drain regions **114** are on opposite sides of the channel region **116**, in accordance with some embodiments. In specific, the dummy gate structure **118** is filled into the recesses **111** (shown in FIG. **2A-2**) and covers the upper surfaces and the sidewalls of the fin structures **104** in the channel region **116**, in accordance with some embodiments. The dummy gate structure **118** does not cover the fin structures in the source/drain regions **114**, in accordance with some embodiments.
- (31) The dummy gate structure **118** includes a dummy gate dielectric layer **120** and a dummy gate electrode layer **122**, in accordance with some embodiments. In some embodiments, the dummy gate dielectric layer **120** is made of one or more dielectric materials, such as silicon oxide, silicon nitride, silicon oxynitride (SiON), and/or a combination thereof. In some embodiments, the dummy gate dielectric layer **120** is made of a dielectric material with high dielectric constant (k value), for example, greater than 3.9. In some embodiments, the high-K dielectric material includes HfO.sub.2, HfZrO, HfSiO, HfTiO, HfAlO, another suitable high-K dielectric material, and/or a combination thereof. In some embodiments, the dielectric material is formed using a thermal oxidation, CVD, ALD, physical vapor deposition (PVD), another suitable method, and/or a combination thereof.
- (32) In some embodiments, the dummy gate electrode layer **122** is made of a conductive material. In some embodiments, the conductive material includes polycrystalline-silicon (poly-Si), polycrystalline silicon-germanium (poly-SiGe), metallic nitrides, metallic silicides, metals, and/or a combination thereof. In some embodiments, the conductive material is formed using CVD, PVD, and/or a combination thereof.
- (33) In some embodiments, the formation of the dummy gate structure **118** includes conformally forming the dielectric material for the dummy gate dielectric layer **120** along the upper surface of the substrate **102** and the sidewalls and the upper surfaces of the upper portions **104**U of the fin structures **104**, and forming the conductive material for dummy gate electrode layer **122** over the dielectric material for the dummy gate dielectric layer **120**.
- (34) In some embodiments, the hard mask layer **124** is formed over the conductive material for the dummy gate electrode layer **122**. In some embodiments, the hard mask layer **124** is used as an etching mask for forming the dummy gate structure **118**. In some embodiments, the formation of the hard mask layer **124** includes forming an oxide layer **126** (e.g., silicon oxide) over the conductive material for dummy gate electrode layer **122**, forming a nitride layer **128** (e.g., silicon nitride) over the oxide layer **126**, and patterning the oxide layer **126** and the nitride layer **128** using photolithography and etching processes.
- (35) In some embodiments, the dielectric material for the dummy gate dielectric layer **120** and the conductive material for dummy gate electrode layer **122**, uncovered by hard mask layer **124**, are removed using one or more etching processes, thereby exposing the fin structures **104** in the source/drain regions **114**. In some embodiments, the one or more etching processes are dry etching processes, wet etching processes, or a combination thereof.

- (36) A gate spacer layer **130** is formed over the substrate **102**, as shown in FIGS. **2C-1** and **2C-2**, in accordance with some embodiments. The gate spacer layer **130** is conformally formed along the upper surfaces of the fin structures **104** in the source/drain regions **114**, the sidewalls of the dummy gate structure **118**, and the sidewalls and the upper surface of the hard mask layer **124**, in accordance with some embodiments.
- (37) In some embodiments, the gate spacer layer 130 is made of a dielectric material, such as silicon oxide (SiO.sub.2), silicon nitride (SiN), silicon carbide (SiC), silicon oxynitride (SiON), silicon carbon nitride (SiCN), silicon oxide carbonitride (SiOCN), and/or a combination thereof. In some embodiments, the gate spacer layer 130 is formed using CVD (such as LPCVD, PECVD, or sub-atmospheric CVD (SACVD)), ALD, another suitable method, and/or a combination thereof. (38) The gate spacer layer 130 formed along the upper surfaces of hard mask layer 124 and the fin structures 104 is removed, as shown in FIGS. 2D-1 and 2D-2, in accordance with some embodiments. After the removal process, the gate spacer layer 130, formed along the sidewalls of the dummy gate structure 118 and the hard mask layer 124, remains unremoved and forms a pair of gate spacer layers 130 on the opposite sides of the dummy gate structure 118, in accordance with some embodiments. The removal process includes a dry etching process, a wet etching process, and/or a combination thereof.
- (39) The fin structures **104** in the source/drain regions **114** are recessed to form source/drain recesses **132**, as shown in FIGS. **2E-1** and **2E-2**, in accordance with some embodiments. The source/drain recesses **132** is formed by etching the fin structures **104** uncovered by the gate spacer layers **130**, the dummy gate structure **118**, and the hard mask layer **124**, in accordance with some embodiments. The source/drain recesses **132** pass through the upper portions **104**U of the fin structures **104** and extend into the lower portion **104**L of the fin structures **104**, in accordance with some embodiments. In some embodiments, the etching process includes a dry etching process, a wet etching process, and/or a combination thereof.
- (40) Source/drain features **134** are formed in the respective source/drain recesses **132**, as shown in FIGS. **2F-1** and **2F-2**, in accordance with some embodiments. The source/drain features **134** are formed over the exposed upper surface of the lower portions **104**L of the fin structures **104**, in accordance with some embodiments. The portion of the fin structure **104** covered by the gate spacer layers **130** and the dummy gate structure **118** is sandwiched between the source/drain features **134**, in accordance with some embodiments.
- (41) In some embodiments, the source/drain features **134** are made of Ge, Si, GaAs, AlGaAs, SiGe, GaAsP, SiP, SiC, SiCP, another suitable material, and/or a combination thereof. In some embodiments, the source/drain features **134** are formed using epitaxial growth process, such as MBE, MOCVD, VPE, another suitable epitaxial growth process, and/or a combination thereof. (42) In some embodiments, the source/drain features **134** are in-situ doped during the epitaxial growth process. For example, the source/drain features **134** may be the epitaxially grown SiGe doped with boron (B). For example, the source/drain features **134** may be the epitaxially grown Si doped with carbon to form silicon:carbon (Si:C) source/drain features, phosphorous to form silicon:phosphor (Si:P) source/drain features, or both carbon and phosphorous to form silicon carbon phosphor (SiCP) source/drain features. In some embodiments, the source/drain features **134** are doped in one or more implantation processes after the epitaxial growth process.
- (43) In some embodiments, the source/drain features **134** are activated by an annealing process. In some embodiments, the annealing processes include a rapid thermal annealing (RTA), a laser annealing process, other suitable annealing processed, and/or a combination thereof.
- (44) A contact etching stop layer (CESL) **136** is formed over the substrate **102**, as shown in FIGS. **2G-1** and **2G-2**, in accordance with some embodiments. The CESL **136** is conformally formed along the upper surface of the source/drain features **134**, the sidewalls and the upper surfaces of the gate spacer layers **130**, and the upper surface of the hard mask layer **124**, in accordance with some embodiments.

- (45) In some embodiments, the CESL **136** is made of a dielectric material, such as silicon nitride, silicon oxide, silicon oxynitride, another suitable dielectric material, or a combination thereof. In some embodiments, the CESL **136** is formed using CVD (such as PECVD, HARP, and/or a combination thereof), ALD, another suitable method, and/or a combination thereof.
- (46) An interlayer dielectric (ILD) layer **138** is formed over the CESL **136**, as shown in FIGS. **2H-1** and **2H-2**, in accordance with some embodiments. In some embodiments, the ILD layer **138** is made of a dielectric material, such as tetraethylorthosilicate (TEOS) oxide, un-doped silicate glass (USG), or doped silicon oxide such as borophosphosilicate glass (BPSG), fluoride-doped silicate glass (FSG), phosphosilicate glass (PSG), borosilicate glass (BSG), and/or another suitable dielectric material. In some embodiments, the dielectric material for the ILD layer **138** is formed over the CESL **136** using CVD (such as HDP-CVD, PECVD, or HARP), ALD, another suitable method, and/or a combination thereof.
- (47) Afterward, the dielectric material for the ILD layer **138**, the CESL **136** and the hard mask layer **124** above the dummy gate structure **118** are planarized using such as CMP process or an etch-back process, in accordance with some embodiments. After the planarization process, the upper surface of the dummy gate electrode layer **122** is exposed, in accordance with some embodiments. (48) The dummy gate structure **118** including the dummy gate electrode layer **122** and the dummy gate dielectric layer **120** is removed, as shown in FIGS. **2I-1** and **2I-2**, in accordance with some embodiments. After the dummy gate structure **118** is removed, the upper surfaces and the sidewalls of the upper portions **104**U of the fin structures **104** in the channel regions **116** are exposed, in accordance with some embodiments.
- (49) In some embodiments, the removal process includes one or more etching processes. For example, when the dummy gate electrode layer **122** is polysilicon, a wet etchant such as a TMAH solution may be used to selectively remove the dummy gate electrode layer **122**. For example, the dummy gate dielectric layer **120** may be thereafter removed using a plasma dry etching, a dry chemical etching, and/or a wet etching.
- (50) The first semiconductor layers **106** of the fin structures **104** are removed to form gaps **140**, as shown in FIGS. **2J-1** and **2J-2**, in accordance with some embodiments. The gaps **140** are formed in the channel region **116** and extend between the neighboring second semiconductor layers **108** and between the lowermost second semiconductor layer **108** and the lower portion **104**L of the fin structure **104**, in accordance with some embodiments. The gaps **140** laterally extend directly below the gate spacer layers **130**, in accordance with some embodiments.
- (51) After the removal process, four main surfaces (an upper surface, two side surfaces, and a bottom surface) of each of the second semiconductor layers **108** are exposed, in accordance with some embodiments. The exposed second semiconductor layers **108** form a nanowire structure which will be surrounded by a gate stack, in accordance with some embodiments.
- (52) In some embodiments, the removal process includes a selective wet etching process, such as APM (e.g., ammonia hydroxide-hydrogen peroxide-water mixture) etching process. In some embodiments, the wet etching process uses etchants such as ammonium hydroxide (NH.sub.4OH), tetramethylammonium hydroxide (TMAH), ethylenediamine pyrocatechol (EDP), and/or potassium hydroxide (KOH) solutions.
- (53) Native oxide layers **108**N are formed on the main surfaces of the second semiconductor layers **108**, as shown in FIGS. **2J-1** and **2J-2**, in accordance with some embodiments. For example, during the removal process of the first semiconductor layers **106**, the second semiconductor layers **108** may be oxidized to form the native oxide layers **108**N. For example, after the removal process of the first semiconductor layers **106**, the second semiconductor layers **108** may be oxidized to form the native oxide layers **108**N because the second semiconductor layers **108** are exposed under an environment containing O.sub.2 or H.sub.2O.
- (54) A dielectric material **142** is formed over the substrate **102**, as shown in FIGS. **2K-1** and **2K-2**, in accordance with some embodiments. The dielectric material **142** is conformally formed along

- the upper surface of the ILD layer **138**, the upper surface of the CESL **136**, the upper surfaces and the sidewalls of the gate spacer layers **130**, and the upper surface of the isolation structures **110**, in accordance with some embodiments. The dielectric material **142** is also formed over the native oxide layers **108**N and surrounds the four main surfaces of each of the second semiconductor layers **108**, in accordance with some embodiments. The gaps **140** (shown in FIGS. **2J-1** and **2J-2**) are entirely filled by the dielectric material **142**, in accordance with some embodiments.
- (55) The dielectric material **142** is made of a dielectric material with k-value lower than 6, such as in a range from about 2.0 to about 6.0, in accordance with some embodiments. The dielectric material **142** is used to form inner spacer layers to reduce the parasitic capacitance between the gate stack and the source/drain feature, in accordance with some embodiments. If the k-value of the dielectric material **142** is too high, the dielectric material may not help reduce the parasitic capacitance.
- (56) In some embodiments, the dielectric material **142** is silicon oxycarbide (SiOC), silicon oxide carbonitride (SiOCN), silicon carbon nitride (SiCN), and/or a combination thereof, in accordance with some embodiments. For example, the dielectric material **142** may be represented as Si.sub.wO.sub.xC.sub.yN.sub.z, where w, x, y and z<1 and are the atomic percentages of Si, O, C and N, respectively. In some embodiments, the dielectric material **142** is formed using CVD (such as LPCVD, PECVD, SACVD, HARP, and/or FCVD), ALD, another suitable method, and/or a combination thereof.
- (57) The dielectric material **142** has a lower carbon concentration than the gate spacer layer **130**, in accordance with some embodiments. In some embodiments, the carbon concentration the dielectric material **142** is at least about 2% lower than the carbon concentration of the gate spacer layer **130**, for example, about 3%, or about 5% less. Due to the differentiated carbon concentration, the gate spacer layers **130** have little loss in a subsequent etching process for forming an inner spacer, in accordance with some embodiments.
- (58) For example, the gate spacer layer **130** may be silicon oxide carbonitride (SiOCN) and represented as the first material of Si.sub.wO.sub.xC.sub.yN.sub.z, where w is in a range from about 22.9 atomic % to about 32.9 atomic %; x is in a range from about 43.4 atomic % to about 53.4 atomic %; y is in a range from about 11.6 atomic % to about 21.6 atomic %; and z is in a range from about 3.1 atomic % to about 13.1 atomic %.
- (59) For example, the gate spacer layer **130** may be silicon oxide carbonitride (SiOCN) and represented as the second material of Si.sub.wO.sub.xC.sub.yN.sub.z, where w is in a range from about 27.3 atomic % to about 37.3 atomic %; x is in a range from about 26.7 atomic % to about 36.7 atomic %; y is in a range from about 5.0 atomic % to about 17.0 atomic %; and z is in a range from about 19.0 atomic % to about 29.0%.
- (60) For example, the dielectric material **142** may be silicon oxide carbonitride (SiOCN) and represented as the third material of Si.sub.wO.sub.xCN.sub.z, where w is in a range from about 45.9 atomic % to about 55.9 atomic %; x is in a range from about 22.5 atomic % to about 32.5 atomic %; y is in a range from about 0.1 atomic % to about 10.1 atomic %; and z is in a range from about 12.3 atomic % to about 22.3 atomic %.
- (61) For example, the dielectric material **142** may be silicon oxide carbonitride (SiOCN) and represented as the fourth material of Si.sub.wO.sub.xC.sub.yN.sub.z, where w is in a range from about 24.0 atomic % to about 34.0 atomic %; x is in a range from about 40.9 atomic % to about 50.9 atomic %; y is in a range from about 8.3 atomic % to about 18.3 atomic %; and z is in a range from about 6.8 atomic % to about 16.8 atomic %.
- (62) For example, the dielectric material **142** may be silicon oxycarbide (SiOC) and represented as the fifth material of Si.sub.wO.sub.xC.sub.yN.sub.z, where w is in a range from 24.0 atomic % to about 34.0 atomic %; x is in a range from about 55.2 atomic % to about 65.2 atomic %; y is in a range from about 5.1 atomic % to about 5.1 atomic %; and z is in a range from about 0.1 atomic % to about 5.0 atomic %.

- (63) For example, when the gate spacer layer **130** is the first material of SiOCN, the dielectric material **142** may be the third material, the fourth material, or the fifth material of SiOCN. For example, when the gate spacer layer **130** is the second material of SiOCN, the dielectric material **142** may be the third material or the fifth material of SiOCN.
- (64) In some embodiments, as measured in the X direction, the second semiconductor layer **108** has a dimension D**1** in a range from about 5 nm to about 50 nm. In some embodiments, as measured in the Z direction, the second semiconductor layer **108** has a dimension D**2** in a range from about 4 nm to about 10 nm. In some embodiments, as measured in the Z direction, the spacing between neighboring second semiconductor layers **108** is a dimension D**3** in a range from about 1.5 nm to about 10 nm.
- (65) In some embodiments, as measured in the X direction, the dielectric material **142** formed along the side surface of the second semiconductor layer **108** has a maximum thickness D**4** in a range from about 1 nm to about 5 nm. In some embodiments, as measured in the X direction, the dielectric material **142** formed between neighboring second semiconductor layers **108** has a minimum thickness D**5** in a range from about 8 nm to about 16 nm.
- (66) In some embodiments, as measured in the Y direction, the dielectric material **142** formed along the sidewall of the gate spacer layer **130** has a thickness D**6** in a range from about 1 nm to about 5 nm. In some embodiments, as measured in the Y direction, the spacing between the dielectric material **142** formed along the respective sidewalls of the opposite gate spacer layers **130** is a dimension D**7** in a range from about 6 nm to about 20 nm.
- (67) FIGS. 2L-1, 2L-2, 2M-1, 2M-2, 2N-1 and 2N-2 illustrate treatment processes performed on the dielectric material 142, in accordance with some embodiments. After the treatment processes, the dielectric material 142 has a treated portion 145 and an untreated portion 145U, as shown in FIGS. 2N-1 and 2N-2, in accordance with some embodiments. Because an etching selectivity exists between the treated portion 145 and the untreated portion 145U, a subsequent etching process selectively removes the treated portion 145 of the dielectric material 142 and remains the untreated portion 143U as inner spacer layers, in accordance with some embodiments. The treatment processes of the dielectric material 142 are described in detail below.
- (68) The dielectric material **142** is treated using a first treatment process **191**, as shown in FIGS. **2L-1** and **2L-2**, in accordance with some embodiments. It should be noted that FIG. **2L-1** is taken along line C-C in FIG. **2L-2**. The outer portion of the dielectric material **142** is treated and is referred to as a first treated portion **143** while an inner portion of the dielectric material **142** remains untreated and is referred to as an untreated portion **143**U, in accordance with some embodiments.
- (69) The first treated portion **143**, which is formed in the channel region **116**, is in direct contact with the native oxide layers **108**N, as shown in FIG. **2**L-**2**, in accordance with some embodiments. The native oxide layer **108**N, which is formed on the upper surface and the side surfaces of the uppermost second semiconductor layer **108**, is entirely covered by the first treated portion **143**, in accordance with some embodiments. The native oxide layer **108**N, which is formed on the side surfaces of the each of the lower three semiconductor layers **108**, is entirely covered by the first treated portion **143**, in accordance with some embodiments.
- (70) A peripheral area of the bottom surface of the uppermost second semiconductor layer **108** is covered by the first treated portion **143** while a center area of the bottom surface of the uppermost second semiconductor layer **108** is covered by the untreated portion **143**U, as shown in FIG. **2L-2**, in accordance with some embodiments. Peripheral areas of the upper surface and the bottom surface of each of the lower three semiconductor layers **108** are covered by the first treated portion **143** while center areas of the upper surface and the bottom surface of each of the lower three second semiconductor layers **108** are covered by the untreated portion **143**U, in accordance with some embodiments.
- (71) The first treated portion **143**, which is formed in the channel region **116**, extends between

- neighboring second semiconductor layers **108** and between the lowermost second semiconductor layer **108** and the lower portion **104**L, as shown in FIG. **2**L-**1**, in accordance with some embodiments. The dielectric material **142**, which is formed along the upper surfaces of the ILD layer **138** and the CESL **136**, and the upper surfaces and the sidewalls of the gate spacer layers **130**, is also treated and forms the first treated portion **143**, as shown in FIG. **2**L-**1**, in accordance with some embodiments.
- (72) Because of the shielding of the gate spacer layers **130**, the untreated portion **143**U remains in the source/drain regions **114** and is located on the source/drain features **134**, in accordance with some embodiments.
- (73) The first treatment process **191** oxidizes the dielectric material **142** to consume carbon in the dielectric material **142** and increase oxygen in the dielectric material **142**, in accordance with some embodiments. The first treatment process **191** is a remote plasma process, which is performed in an etching tool equipped with a remote plasma system (RPS), in accordance with some embodiments. (74) The first treatment process **191** uses oxidizing gases including H.sub.2O and O.sub.2 gases, in accordance with some embodiments. In some embodiments, a flow rate of H.sub.2O is in a range from about 50 sccm to about 3000 sccm, and a flow rate of O.sub.2 is in a range from about 50 sccm to about 3000 sccm. When passing through the RPS, the oxidizing gases may be formed into radicals. In some embodiments, the RF power of the plasma generator of the RPS is in a range from about 20 W to about 9000 W.
- (75) Afterward, the radicals are introduced into the etching chamber to the substrate **102** so as to oxidize the dielectric material **142**, in accordance with some embodiments. The charged species (such ion) generated from plasma generators are filtered using ground electrode material (such as Aluminum), ion trap material (such as Quartz), or another suitable material, and thus only radicals are formed in the etching chamber, in accordance with some embodiments. The first treatment process **191** treats the dielectric material **142** isotropically, in accordance with some embodiments. In some embodiments, the first treatment process **191** is performed in the etching chamber with a pressure ranging from about 0.1 Torr to about 15 Torr, and with a temperature in a range from about 20° C. to about 600° C. In some embodiments, the first treatment process **191** is performed for a first time period in a range from about 10 seconds to about 900 seconds.
- (76) During the first treatment process **191**, the first treated portion **143** is formed from the outer surface of the dielectric material **142** and grown into the interior of the dielectric material **142**, as shown in FIG. **2**L-**2**, in accordance with some embodiments. The first treatment process **191** is performed until the first treated portion **143** is grown to contact the native oxide layers **108**N in order to prevent further growth of the native oxide layers **108**N due to the first treatment process **191**, in accordance with some embodiments. Further growth of the native oxide layers **108**N would consume the second semiconductor layers **108**, resulting in shrinkage of the nanowire structure. (77) In some embodiments, as measured in the X direction, the first treated portion **143** has a thickness **D8** in a range from about 1 nm to about 5 nm. In some embodiments, thickness **D8** is substantially equal to thickness **D4**.
- (78) The dielectric material **142** and the native oxide layers **108**N are treated using a second treatment process **192**, as shown in FIGS. **2M-1** and **2M-2**, in accordance with some embodiments. It should be noted that FIG. **2M-1** is taken along line C-C in FIG. **2M-2**. The outer portion of the untreated portion **143**U is treated and forms a second treated portion **144** while the inner portion of the untreated portion **143**U remains untreated and is referred to as the untreated portion **144**U, as shown in FIG. **2M-2**, in accordance with some embodiments. The native oxide layers **108**N treated by the second treatment process **192** are labeled **108**N'.
- (79) A middle portion of the bottom surface of the uppermost second semiconductor layer **108** is covered by the second treated portion **144**, as shown in FIG. **2**L-**2**, in accordance with some embodiments. Middle portions the upper surface and the bottom surface of each of the lower three semiconductor layers **108** are covered by the second treated portion **144**, in accordance with some

embodiments.

- (80) The second treated portion **144**, which is formed in the channel region **116**, extends between neighboring second semiconductor layers **108** and between the lowermost second semiconductor layer **108** and the lower portion **104**L, as shown in FIG. **2**M-**1**, in accordance with some embodiments.
- (81) Because of the shielding of the gate spacer layers **130**, the untreated portion **144**U remains in the source/drain regions **114** and is located on the source/drain features **134**, as shown FIG. **2M-1**, in accordance with some embodiments.
- (82) The second treatment process **192** nitridizes the dielectric material **142** and the native oxide layers **108**N, in accordance with some embodiments. The nitrided native oxide layers **108**N' will not be further grown in a following oxidation treatment process and serve as a passivation layer to prevent the second semiconductor layers **108** from being consumed in the following oxidation treatment process, in accordance with some embodiments. The second treatment process **192** is a remote plasma process, in accordance with some embodiments. For example, the second treatment process **192** may be performed in the same etching tool as the first treatment process **191**.
- (83) The second treatment process **192** uses nitriding gas including NH.sub.3 gas, in accordance with some embodiments. In some embodiments, a flow rate of NH.sub.3 is in a range from about 50 sccm to about 3000 sccm. When passing through the RPS, the nitriding gas may be formed into radicals. In some embodiments, the RF power of the plasma generator of the RPS is in a range from about 20 W to about 9000 W.
- (84) Afterward, the radicals are introduced into the etching chamber to the substrate **102** so as to nitridize the dielectric material **142** and the native oxide layers **108**N, in accordance with some embodiments. The charged species (such ion) generated from plasma generators are filtered using ground electrode material (such as Aluminum), ion trap material (such as Quartz), or another suitable material, and thus only radicals are formed in the etching chamber, in accordance with some embodiments. In some embodiments, the second treatment process **192** is performed in the etching chamber with a pressure ranging from about 0.1 Torr to about 15 Torr, and with a temperature in a range from about 20° C. to about 600° C. In some embodiments, the second treatment process **192** is performed for a second time period in a range from about 10 seconds to about 900 seconds.
- (85) In some embodiments, as measured in the X direction, the first treated portion **143** together with the second treated portion **144** has a thickness D**9** in a range from about 2 nm to about 7 nm. (86) The dielectric material **142** is treated using a third treatment process **193**, as shown in FIGS. **2N-1** and **2N-2**, in accordance with some embodiments. The inner portion (including the second treated portion **144** and the untreated portion **144**U (shown in FIG. **2M-2**)) of the dielectric material **142** in the channel region **116** is entirely treated and the inner portion together with the first treated portion **143** are referred to as a treated portion **145**, in accordance with some embodiments. Moreover, the first treated portion **143**, formed along the upper surfaces of the ILD layer **138** and the CESL **136**, and the upper surfaces and the sidewalls of the gate spacer layers **130**, is also referred to as the treated portion **145**.
- (87) The treated portion **145**, which is formed in the channel region **116**, extends between neighboring second semiconductor layers **108** and between the lowermost second semiconductor layer **108** and the lower portion **104**L, as shown FIG. **2**N-**1**, in accordance with some embodiments. In some embodiments, the treated portion **145** extends further into the source/drain regions **114** and directly below the gate spacer layer **130**.
- (88) Because of the shielding of the gate spacer layers **130**, the dielectric material **142**, which is formed in the source/drain regions **114**, remains untreated and is referred to as the untreated portion **145**U, as shown FIG. **2N-1**, in accordance with some embodiments. The untreated portion **145**U is located on the source/drain feature **134**, in accordance with some embodiments.
- (89) The third treatment process **193** oxidizes the dielectric material **142** to consume the carbon in

- the dielectric material **142** and increase oxygen in the dielectric material **142**, in accordance with some embodiments. The third treatment process **193** is a remote plasma process, in accordance with some embodiments. For example, the third treatment process **193** may be performed in the same etching tool as the first treatment process **191**.
- (90) The third treatment process **193** uses oxidizing gases including H.sub.2O and O.sub.2 gases, in accordance with some embodiments. The nitrided native oxide layers **108**N' is not further grown in the third treatment process **193**. In some embodiments, a flow rate of H.sub.2 O is in a range from about 50 sccm to about 3000 sccm, and a flow rate of O.sub.2 is in a range from about 50 sccm to about 3000 sccm. When passing through the RPS, the oxidizing gases may be formed into radicals. In some embodiments, the RF power of the plasma generator of the RPS is in a range from about 20 W to about 9000 W.
- (91) Afterward, the radicals are introduced into the etching chamber to the substrate **102** so as to oxidize the dielectric material **142**, in accordance with some embodiments. The charged species (such ion) generated from plasma generators are filtered using ground electrode material (such as Aluminum), ion trap material (such as Quartz), or another suitable material so that only radicals are formed in the etching chamber, in accordance with some embodiments. In some embodiments, the third treatment process **193** is performed in the etching chamber with a pressure ranging from about 0.1 Torr to about 15 Torr, and with a temperature in a range from about 20° C. to about 600° C. In some embodiments, the third treatment process **193** is performed for a third time period in a range from about 10 seconds to about 900 seconds. In order to treat the entire inner portion of the dielectric material **142** in the channel region **116**, the RF power, temperature, pressure, and/or time period of the third treatment process **193** is greater than that of the first treatment process **191**, in accordance with some embodiments.
- (92) The carbon in the dielectric material **142** is consumed by the oxidizing gases during the first treatment process **191** and third treatment process **193**, thus the carbon concentration of the treated portion **145** is lower than that of the untreated portion **145**U, in accordance with some embodiments. The oxygen concentration of the treated portion **145** is greater than that of the untreated portion **145**U, in accordance with some embodiments. The treated portion **145** is a more oxide-like dielectric material compared to the untreated portion **145**U, in accordance with some embodiments. In some embodiments, the carbon concentration of the treated portion **145** is at least about 3.0 atomic % lower than that of the untreated portion **145**U, for example, about 5.0 atomic %, or about 10.0 atomic % less.
- (93) The treated portion **145** is removed to form gaps **146**, as shown in FIGS. **20-1** and **20-2**, in accordance with some embodiments. The removal process includes a selective etching process, in accordance with some embodiments. The selective etching process removes the treated portion **145** of the dielectric material **142** and remains the untreated portion **145**U of the dielectric material **142** as inner spacer layers **148**, in accordance with some embodiments.
- (94) The inner spacer layers **148** are formed in the source/drain regions **114** and on the source/drain features **134**, in accordance with some embodiments. The inner spacer layers **148** are formed between neighboring second semiconductor layers **108** and between the lowermost second semiconductor layer **108** and the lower portion **104**L, in accordance with some embodiments. (95) In some embodiments, as measured in the Y direction, the inner spacer layer **148** has a dimension D**10** in a range from about 2.0 nm to about 9.0 nm. In some embodiments, as measured in the Y direction, the gate spacer layer **130** has a dimension D**11** in a range from about 3.0 nm to about 16.0 nm. The gate spacer layer **130** laterally extends beyond an edge of the inner spacer layer **148** in the Y direction by a distance D**12**, in accordance with some embodiments. In some embodiments, the distance D**12** is in a range from about 1.0 nm to about 7.0 nm.
- (96) In some embodiments, the selective etching process of removing the treated portion **145** includes a wet etch process, a dry etch process, or a combination thereof. In some embodiments, the selective etching process is a plasma-free dry chemical etching process and isotropically etches

- the dielectric material **142**, in accordance with some embodiments. In some embodiments, the etchant of the dry chemical etching process includes radicals, such as HF, NF.sub.3, NH.sub.3, H.sub.2, and/or a combination thereof.
- (97) Due to the differentiated carbon concentration, an etching selectivity exists between the treated portion **145** and the untreated portion **145**U in the etching process, in accordance with some embodiments. In some embodiments, the ratio of the etching rate of the treated portion **145** to the etching rate of the untreated portion **145**U is in a range from about 5 to about 100. As a result, the etching process can be well controlled to remove the treated portion **145** entirely and remain the untreated portion **145**U as the inner spacer layers **148**, in accordance with some embodiments. (98) In addition, in order to entirely remove the treated portion 145, the etching process includes an over-etching step, in accordance with some embodiments. In the over-etching step, the etchants also etch the gate spacer layers **130**, in accordance with some embodiments. Due to the differentiated carbon concentration, an etching selectivity also exists between the treated portion **145** and the gate spacer layers **130** in the etching process, in accordance with some embodiments. In some embodiments, the ratio of the etching rate of the treated portion **145** to the etching rate of the gate spacer layer **130** is in a range from 5 to about 100. As a result, loss of the gate spacer layer **130** in the etching process of removing the treated portion **145** can be decreased, thereby maintaining the performance of the semiconductor device **100**, in accordance with some embodiments.
- (99) Afterward, the native oxide layers **108** and **108**N', uncovered by the inner spacer layers **148**, are removed using an etching process, thereby exposing the main surfaces of the second semiconductor layers **108**, in accordance with some embodiments.
- (100) A gate stack **150** is formed in the channel region **116**, as shown in FIGS. **2P-1** and **2P-2**, in accordance with some embodiments. The gate stack **150** extends in the X direction, in accordance with some embodiments. The gate stack **150** fills the gaps **146** (shown in FIGS. **20-1** and **20-2**) and surrounds the second semiconductor layers **108**, in accordance with some embodiments. The gate stack **150** extends into the source/drain regions **114** and in contact with the inner spacer layers **148**, in accordance with some embodiments.
- (101) The gate stack **150** includes an interfacial layer **152**, a high-k dielectric layer **154**, and a gate electrode layer **156**, in accordance with some embodiments. The interfacial layer **152** is conformally formed along the main surfaces of the second semiconductor layers **108** to surround the second semiconductor layers **108**, in accordance with some embodiments. The interfacial layer **152** is conformally formed along the upper surface of the ILD layer **138**, the upper surface of the CESL **136**, the upper surfaces and the sidewalls of the gate spacer layers **130**, and the sidewalls of the inner spacer layers **148**, in accordance with some embodiments. In some embodiments, the interfacial layer **152** is made of a chemically formed silicon oxide.
- (102) The high-k dielectric layer **154** is formed on the interfacial layer **152**, in accordance with some embodiments. In some embodiments, the high-k gate dielectric layer **154** is made of one or more layers of a dielectric material, such as HfO.sub.2, HfSiO, HfSiON, HfTaO, HfTiO, HfZrO, zirconium oxide, aluminum oxide, titanium oxide, hafnium dioxide-alumina (HfO.sub.2—Al2O.sub.3) alloy, another suitable high-k dielectric material, and/or a combination thereof. In some embodiments, the high-k gate dielectric layer **154** is formed using CVD, ALD, another suitable method, and/or a combination thereof.
- (103) The gate electrode layer **156** is formed on the high-k dielectric layer **154**, in accordance with some embodiments. The gate electrode layer **156** fills the gaps **146**, in accordance with some embodiments. In some embodiments, the gate electrode layer **156** is made of one or more layers of conductive material, such as polysilicon, aluminum, copper, titanium, tantalum, tungsten, cobalt, molybdenum, tantalum nitride, nickel silicide, cobalt silicide, TiN, WN, TiAl, TiAlN, TaCN, TaC, TaSiN, metal alloys, another suitable material, and/or a combination thereof. In some embodiments, the gate electrode layer **156** is formed using CVD, ALD, electroplating, another

- suitable method, and/or a combination thereof.
- (104) Afterward, the gate structure **150**, which is formed above the upper surface of the ILD layer **138**, is planarized using such as CMP to expose the upper surface of the ILD layer **138**, in accordance with some embodiments. After the gate stack **150** is formed, the semiconductor device **100** is obtained.
- (105) The inner spacer layer **148**, formed between the source/drain feature **134** and the gate stack **150**, can reduce the parasitic capacitance between the gate stack and the source/drain feature (i.e. Cgs and Cgd), in accordance with some embodiments. As a result, the performance of the semiconductor device structure **100** can be increased.
- (106) In addition, the formation of the inner spacer layer **148** includes locally treating the dielectric material **142**, in accordance with some embodiments. Because an etching selectivity exists between the treated portion **145** and the untreated portion **145**U of the dielectric material **142**, the etching process can be well controlled to entirely remove the treated portion **145**, thereby leaving the untreated portion **145**U to serve as the inner spacer layers **148**. Without locally treating the dielectric material **142**, it will be difficult to control the formation of the inner spacer layers **148** on the desired region while entirely removing the dielectric material **142** formed on the semiconductor layers **108** and gate spacer layers **130**. Thus, the process window of the formation of the inner spacer layer **148** can be enhanced.
- (107) In the embodiments shown in FIGS. **2**K-**1** through **2**O-**2**, the treatment processes **191**, **192** and **193** locally treat the dielectric material **142** into an oxide-like dielectric material. In the embodiments shown in FIGS. **3**A-**1** through **3**D-**2**, treatment processes **291** and **292** locally treat a dielectric material **242** into a nitride-like dielectric material.
- (108) FIGS. **3**A-**1** through **3**D-**1** are cross-sectional views illustrating the formation of an inner spacer layer **248** along line A-A in FIG. **1** at various intermediate stages, in accordance with some embodiments. FIGS. **3**A-**2** through **3**D-**2** are cross-sectional views illustrating the formation of the inner spacer layer **248** along line B-B in FIG. **1** at various intermediate stages, in accordance with some embodiments.
- (109) Continuing from FIGS. 2J-1 and 2J-2, a dielectric material 242 is formed over the substrate 102, as shown in FIGS. 3A-1 and 3A-2, in accordance with some embodiments. The dielectric material 242 is conformally formed along the upper surface of the ILD layer 138, the upper surface of the CESL 136, the upper surfaces and the sidewalls of the gate spacer layers 230, and the upper surface of the isolation structures 110, in accordance with some embodiments. The dielectric material 242 is formed over the native oxide layers 108N and surrounds the four main surfaces of each of the second semiconductor layers 108, in accordance with some embodiments. The gaps 140 (shown in FIGS. 2J-1 and 2J-2) are entirely filled by the dielectric material 242, in accordance with some embodiments.
- (110) The dielectric material **242** has a nitrogen concentration greater than the nitrogen concentration of the gate spacer layer **230**, in accordance with some embodiments. In some embodiments, the nitrogen concentration of the dielectric material **242** is at least about 2% greater than the gate spacer layer **230**, for example, about 3%, about 5% greater. Due to the differentiated nitrogen concentration, the gate spacer layer **230** has little loss in a subsequent etching process for forming an inner spacer, in accordance with some embodiments.
- (111) For example, the gate spacer layer **230** may be silicon carbon nitride (SiCN) and represented as the sixth material of Si.sub.wO.sub.xC.sub.yN.sub.z, where w is in a range from about 32.0 atomic % to about 42.0 atomic %; x is in a range from about 7.6 atomic % to about 17.6 atomic %; y is in a range from about 1.4 atomic % to about 11.4 atomic %; and z is in a range from about 39.0 atomic % to about 49.0 atomic %.
- (112) For example, the dielectric material **242** may be silicon carbon nitride (SiCN) and represented as the seventh material of Si.sub.wO.sub.xC.sub.yN.sub.z, where w is in a range from about 34.0 atomic % to about 44.0 atomic %; x is in a range from about 3.8 atomic % to about 13.8

- atomic %; y is in a range from about 0.5 atomic % to about 6.0 atomic %; and z is in a range from about 45.5 atomic % to about 55.5 atomic %.
- (113) For example, when the gate spacer layer **230** is the sixth material of SiOCN, the dielectric material **242** may be the seventh material of SiOCN.
- (114) The dielectric material **242** is treated using a first treatment process **291**, as shown in FIGS. **3B-1** and **3B-2**, in accordance with some embodiments. It should be noted that FIG. **3B-1** is taken along line C-C in FIG. **3B-2**. The outer portion of the dielectric material **242** is treated and is referred to as the first treated portion **243** while the inner portion of the dielectric material **242** remains untreated and is referred to as the untreated portion **243**U, in accordance with some embodiments.
- (115) The profile of the first treated portion **243** is substantially the same as that of the first treated portion **143** as previously described and as illustrated in FIGS. **2L-1** and **2L-2**, in accordance with some embodiments. For example, the first treated portion **243**, which is formed in the channel region **116**, is in direct contact with the native oxide layers **108**N, as shown in FIG. **3B-2**, in accordance with some embodiments. For example, because of the shielding of the gate spacer layers **230**, the untreated portion **243**U remains in the source/drain regions **114** and is located on the source/drain features **134**, in accordance with some embodiments.
- (116) The first treatment process **291** nitridizes the dielectric material **242** to consume carbon in the dielectric material **242** and increase nitrogen in the dielectric material **242**, in accordance with some embodiments. The first treatment process **291** is a remote plasma process, which is performed in an etching tool equipped with a remote plasma system (RPS), in accordance with some embodiments.
- (117) The first treatment process **291** uses nitriding gases including NH.sub.3 gas, in accordance with some embodiments. In some embodiments, a flow rate of NH.sub.3 is in a range from about 50 sccm to about 3000 sccm. When passing through the RPS, the nitriding gas may be formed into radicals. In some embodiments, a first RF power of the plasma generator of the RPS is in a range from about 20 W to about 9000 W.
- (118) Afterward, the radicals are introduced into the etching chamber to the substrate **102** so as to nitridize the dielectric material **242**, in accordance with some embodiments. The charged species (such ion) generated from plasma generators are filtered using ground electrode material (such as Aluminum), ion trap material (such as Quartz), or another suitable material, and thus only radicals are formed in the etching chamber, in accordance with some embodiments. In some embodiments, the first treatment process **291** is performed in the etching chamber with a pressure ranging from about 0.1 Torr to about 15 Torr, and with a temperature in a range from about 20° C. to about 600° C. In some embodiments, the first treatment process **291** is performed for a first time period in a range from about 10 seconds to about 900 seconds.
- (119) The first treatment process **291** is performed until the first treated portion **243** is grown to contact the native oxide layers **108**N in order to prevent the second semiconductor layers **108** from being nitrided, as shown in FIG. **3B-2**, in accordance with some embodiments. For example, the nitridation of the second semiconductor layers **108** may consume the second semiconductor layers **108**, resulting in shrinkage of the nanowire structure.
- (120) The dielectric material **242** is treated using a second treatment process **292**, as shown in FIGS. **3**C-**1** and **3**C-**2**, in accordance with some embodiments. The inner portion (including the untreated portion **243**U (shown in FIG. **3**B-**2**)) of the dielectric material **242** in the channel region **116** is entirely treated and the inner portion together with the first treated portion **243** are referred to as a treated portion **245**, in accordance with some embodiments. Moreover, the first treated portion **243**, formed along the upper surfaces of the ILD layer **138** and the CESL **136**, and the upper surfaces and the sidewalls of the gate spacer layers **230**, is also referred to as a treated portion **245**. (121) The treated portion **245**, which is formed in the channel region **116**, extends between neighboring second semiconductor layers **108** and between the lowermost second semiconductor

- layer **108** and the lower portion **104**L, as shown FIG. **3**C-**1**, in accordance with some embodiments. In some embodiments, the treated portion **245** extends further into the source/drain regions **114** and directly below the gate spacer layer **230**.
- (122) Because of the shielding of the gate spacer layers **230**, the dielectric material **242**, which is formed in the source/drain regions **114**, remains untreated and is referred to as the untreated portion **245**U. The untreated portion **245**U is located on the source/drain feature **134**, in accordance with some embodiments.
- (123) The second treatment process **292** nitridizes the dielectric material **242** to consume the carbon in the dielectric material **242** and increase nitrogen in the dielectric material **242**, in accordance with some embodiments. The second treatment process **292** is a remote plasma process, in accordance with some embodiments. For example, the remote plasma process may be performed in the same etching tool as the first treatment process **291**.
- (124) The second treatment process **292** uses nitriding gas including NH.sub.3 gas, in accordance with some embodiments. In some embodiments, a flow rate of NH.sub.3 is in a range from about 50 sccm to about 3000 sccm. When passing through the RPS, the nitriding gas may be formed into radicals. In some embodiments, the second RF power of the plasma generator of the RPS is in a range from about 20 W to about 9000 W. In order to treat the entire inner portion of the dielectric material **242** in the channel region **116** without nitriding the semiconductor layers **108**, the RF power, temperature, and/or pressure of the plasma generator of the RPS is lower than that of the first treatment process **291**, in accordance with some embodiments.
- (125) Afterward, the radicals are introduced into the etching chamber to the substrate **102** so as to nitridize the dielectric material **242**, in accordance with some embodiments. The charged species (such ion) generated from plasma generators are filtered using ground electrode material (such as Aluminum), ion trap material (such as Quartz), or another suitable material, and thus only radicals are formed in the etching chamber, in accordance with some embodiments. In some embodiments, the second treatment process **292** is performed in the etching chamber with a pressure ranging from about 0.1 Torr to about 15 Torr, and with a temperature in a range from about 20° C. to about 600° C. In some embodiments, the second treatment process **292** is performed for a second time period in a range from about 10 seconds to about 900 seconds. In order to treat the entire inner portion of the dielectric material **242** in the channel region **116**, the second time period of the second treatment process **292** is greater than the first time period of the first treatment process **291**, in accordance with some embodiments.
- (126) The nitrogen in the dielectric material **242** is increased by the nitriding gases during the first treatment process **291** and second treatment process **292**, thus the nitrogen concentration of the treated portion **245** is greater than that of the untreated portion **245**U, in accordance with some embodiments. The treated portion **245** is a more nitride-like dielectric material compared to the untreated portion **245**U, in accordance with some embodiments. In some embodiments, the nitrogen concentration of the treated portion **245** is at least about 3.0 atomic % greater than that of the untreated portion **245**U, for example, about 5.0 atomic %, or about 10.0 atomic % greater. (127) The treated portion **245** is removed to form gaps **146**, as shown in FIGS. **3D-1** and **3D-2**, in accordance with some embodiments. The removal process includes a selective etching process, in accordance with some embodiments. The selective etching process removes the treated portion **245** of the dielectric material **242** and remains the untreated portion **245**U of the dielectric material **242** as inner spacer layers **248**, in accordance with some embodiments.
- (128) In some embodiments, the selective etching process of removing the treated portion **245** includes a wet etch process, a dry etch process, or a combination thereof. In some embodiments, the selective etching process is a plasma-free dry chemical etching process and isotropically etches the dielectric material **242**, in accordance with some embodiments. In some embodiments, the etchants of the dry chemical etching process includes radicals, such as HF, NH.sub.3, NF.sub.3, O.sub.2, N.sub.2O, H.sub.2, Cl.sub.2, Br.sub.2, HCl, HBr, and/or a combination thereof.

- (129) Due to the differentiated nitrogen concentration, an etching selectivity exists between the treated portion **245** and the untreated portion **245**U in the etching process, in accordance with some embodiments. In some embodiments, the ratio of the etching rate of the treated portion **245** to the etching rate of the untreated portion **245**U is in a range from about 5 to about 100. As a result, the etching process can be well controlled to remove the treated portion **245** entirely and remain the untreated portion **245**U as the inner spacer layer **248**, in accordance with some embodiments. (130) In some embodiments, the ratio of the etching rate of the treated portion **245** to the etching rate of the gate spacer layer **230** is in a range from 5 to about 100. As a result, loss of the gate spacer layer **230** in the etching process of removing the treated portion **245** can be decreased, thereby maintaining the performance of the semiconductor device, in accordance with some embodiments.
- (131) After the inner spacer layers **248** are formed, the processes that were described above and illustrated in FIGS. **2P-1** and **2P-2** may be performed to obtain the semiconductor device **100**. (132) As described above, the inner spacer layer **148** (or **248**), formed between the source/drain feature **134** and the gate stack **150**, can reduce the parasitic capacitance between the gate stack and the source/drain feature. In addition, the formation of the inner spacer layer **148** (or **248**) includes forming a dielectric material **142** (or **242**) surrounding second semiconductor layers **108**, and locally treating the dielectric material **142** (or **242**) in the channel region **116**. Because an etching selectivity exists between the treated portion **145** (or **245**) and the untreated portion **145**U (or **245**U) of the dielectric material **142** (or **242**), the etching process can be well controlled to entirely remove the treated portion **145** (or **245**), thereby leaving the untreated portion **145**U (or **245**U) as the inner spacer layer **148** (or **248**). As a result, the process window of formation of the inner spacer layer **148** (or **248**) can be enhanced.
- (133) Embodiments of a method for forming a semiconductor device structure are provided. The method for forming the semiconductor device structure may include forming a dielectric material surrounding second semiconductor layers, and locally treating the dielectric material. After the dielectric material is treated, the treated portion of the dielectric material may be etched and the remaining portion of the dielectric material may form an inner spacer layer. Because the etching process is well controlled by locally treating the dielectric material, the process window of the formation of the inner spacer layer may be enhanced.
- (134) In some embodiments, a semiconductor device structure is provided. The semiconductor device structure includes a gate stack wrapping around a plurality of nanowire structures. The gate stack includes a first portion above the plurality of nanowire structures and second portions between the nanowire structures. The semiconductor device structure further includes a gate spacer layer along a sidewall of the first portion of the gate stack, and a plurality of inner spacer layers along sidewalls of the second portions of the gate stack. The gate spacer layer has a first carbon concentration, the inner spacer layers have a second carbon concentration, and the second carbon concentration is lower than the first carbon concentration.
- (135) In some embodiments, a method for forming a semiconductor device structure is provided. The method includes a nanowire structure and a source/drain feature over a fin structure, a gate stack surrounding the nanowire structures, a first spacer layer between the gate stack and the source/drain feature over the nanowire structures, and a second spacer layer between the gate stack and the source/drain feature under the nanowire structure. The first spacer layer has a first nitrogen concentration, the second spacer layer has a second nitrogen concentration, and the second nitrogen concentration is greater than the first nitrogen concentration.
- (136) In some embodiments, a semiconductor device structure is provided. The semiconductor device structure includes a plurality of nanowire structures, a gate stack wrapping around center portions of the plurality of nanowire structures, a plurality of oxide layers wrapping end portions of the plurality of nanowire structures, a source/drain feature adjoining the end portions of the plurality of nanowire structures, and a plurality of inner spacer layers between the plurality of oxide

layers and between the source/drain feature and the gate stack.

(137) The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

## **Claims**

of the first spacer.

- 1. A semiconductor device structure, comprising: a gate stack wrapping around a plurality of nanowire structures, wherein the gate stack includes a first portion above the plurality of nanowire structures and second portions between the nanowire structures; a gate spacer layer along a sidewall of the first portion of the gate stack; and a plurality of inner spacer layers along sidewalls of the second portions of the gate stack, wherein the gate spacer layer has a first carbon concentration, the inner spacer layers have a second carbon concentration, and the second carbon concentration is lower than the first carbon concentration.
- 2. The semiconductor device structure as claimed in claim 1, wherein the first portion of the gate stack is narrower than the second portions of the gate stack.
- 3. The semiconductor device structure as claimed in claim 1, wherein the inner spacer layers are narrower than the gate spacer layer.
- 4. The semiconductor device structure as claimed in claim 1, further comprising: a source/drain feature adjoining the plurality of nanowire structures and the plurality of inner spacer layers.
- 5. The semiconductor device structure as claimed in claim 1, further comprising: a plurality of oxide layers respectively between the plurality of inner spacer layers and the plurality of nanowire structures.
- 6. The semiconductor device structure as claimed in claim 5, wherein the oxide layers are in direct contact with the gate stack.
- 7. The semiconductor device structure as claimed in claim 1, wherein the first carbon concentration of the gate spacer layer is in a range from about 11.6 atomic % to about 21.6 atomic %.
- 8. The semiconductor device structure as claimed in claim 1, wherein the second carbon concentration of the inner spacer layers is in a range from about 5.1 atomic % to about 15.1 atomic %.
- 9. A semiconductor device structure, comprising: a nanowire structure and a source/drain feature over a fin structure; a gate stack surrounding the nanowire structures; a first spacer layer between the gate stack and the source/drain feature over the nanowire structures; and a second spacer layer between the gate stack and the source/drain feature under the nanowire structure, wherein the first spacer layer has a first nitrogen concentration, the second spacer layer has a second nitrogen concentration, and the second nitrogen concentration is greater than the first nitrogen concentration. 10. The semiconductor device structure as claimed in claim 9, wherein the first spacer layer has a first sidewall interfaced with the gate stack, the second spacer layer has a first sidewall interfaced with the gate stack, and the first sidewall of the second spacer layer is offset from the first sidewall
- 11. The semiconductor device structure as claimed in claim 10, wherein the first spacer layer has a second sidewall interfaced with the source/drain feature, the second spacer layer has a second sidewall interfaced with the source/drain feature, and the second sidewall of the second spacer layer is substantially aligned with the second sidewall of the first spacer layer.
- 12. The semiconductor device structure as claimed in claim 9, wherein the first nitrogen

concentration of the first spacer layer is in a range from about 39.0 atomic % to about 49.0 atomic %.

- 13. The semiconductor device structure as claimed in claim 9, wherein the second nitrogen concentration of the second spacer layers is in a range from about 45.5 atomic % to about 55.5 atomic %.
- 14. The semiconductor device structure as claimed in claim 9, wherein the source/drain feature includes a portion embedded in the fin structure.
- 15. The semiconductor device structure as claimed in claim 9, further comprising: an isolation structure surrounding the fin structure.
- 16. A semiconductor device structure, comprising: a plurality of nanowire structures; a gate stack wrapping around center portions of the plurality of nanowire structures; a plurality of oxide layers wrapping end portions of the plurality of nanowire structures; a source/drain feature adjoining the end portions of the plurality of nanowire structures; and a plurality of inner spacer layers between the plurality of oxide layers and between the source/drain feature and the gate stack.
- 17. The semiconductor device structure as claimed in claim 16, wherein the plurality of oxide layers is in direct contact with the gate stack, the source/drain feature and the plurality of inner spacer layers.
- 18. The semiconductor device structure as claimed in claim 16, further comprising: a gate spacer layer above the plurality of nanowire structures and between the source/drain feature and the gate stack, wherein the gate spacer layer extends beyond sidewalls of the plurality of oxide layers interfaced with the gate spacer layer.
- 19. The semiconductor device structure as claimed in claim 18, wherein the gate spacer layer has a first carbon concentration, the plurality of inner spacer layers has a second carbon concentration, and the second carbon concentration is lower than the first carbon concentration.
- 20. The semiconductor device structure as claimed in claim 18, wherein the gate spacer layer has a first nitrogen concentration, the plurality of inner spacer layers has a second nitrogen concentration, and the second nitrogen concentration is greater than the first nitrogen concentration.