# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication

Kind Code

A1

Publication Date

Inventor(s)

August 07, 2025

Englekirk; Robert Mark et al.

# **Controllable Temperature Coefficient Bias Circuit**

#### **Abstract**

A controllable temperature coefficient bias (CTCB) circuit is disclosed. The CTCB circuit can provide a bias to an amplifier. The CTCB circuit includes a variable with temperature (VWT) circuit having a reference circuit and a control circuit. The control circuit has a control output, a first current control element and a second current control element. Each current control element has a "controllable" resistance. One of the two current control elements may have a relatively high temperature coefficient and another a relatively low temperature coefficient. A controllable resistance of one of the current control elements increases when the controllable resistance of the other current control element decreases. However, the "total resistance" of the current control circuit remains constant with a constant temperature. The VWT circuit has an output with a temperature coefficient that is determined by the relative amount of current that flows through each current control element of the control circuit. A Current Digital to Analog Converter (IDAC) scales the output of the VWT and provides the scaled output to an amplifier bias input.

Inventors: Englekirk; Robert Mark (Littleton, CO), Bargroff; Keith (San Diego, CA),

Murphy; Christopher C. (Lake Zurich, IL), Ranta; Tero Tapio (San Diego, CA)

**Applicant: pSemi Corporation** (San Diego, CA)

Family ID: 66170557

Appl. No.: 19/185653

Filed: April 22, 2025

## **Related U.S. Application Data**

parent US continuation 18736150 20240606 parent-grant-document US 12298798 child US 19185653

parent US continuation 18359513 20230726 parent-grant-document US 12007803 child US 18736150

parent US continuation 17987722 20221115 parent-grant-document US 11720136 child US 18359513

parent US continuation 16989435 20200810 parent-grant-document US 11507125 child US 17987722

parent US continuation 15793943 20171025 parent-grant-document US 10775827 child US 16989435

### **Publication Classification**

Int. Cl.: G05F3/26 (20060101); G05F3/24 (20060101); H03M1/66 (20060101); H03M1/74 (20060101)

U.S. Cl.:

CPC **G05F3/262** (20130101); **G05F3/242** (20130101); **H03M1/66** (20130101); H03M1/742 (20130101)

### **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATIONS—CLAIM OF PRIORITY [0001] The present application is a continuation of, and claims priority to, co-pending and commonly assigned U.S. patent application Ser. No. 18/736,150, filed on Jun. 6, 2024, entitled "Controllable Temperature Coefficient Bias Circuit", which in turn is a continuation of and claims priority to U.S. patent application Ser. No. 18/359,513, filed Jul. 26, 2023, entitled "Controllable Temperature Coefficient Bias Circuit", issued on Jun. 11, 2024 as U.S. Pat. No. 12,007,803, which in turn is a continuation of and claims priority to U.S. patent application Ser. No. 17/987,722, filed Nov. 15, 2022, entitled "Controllable Temperature Coefficient Bias Circuit", issued on Aug. 8, 2023 as U.S. Pat. No. 11,720,136, which in turn is a continuation of and claims priority to U.S. patent application Ser. No. 16/989,435, filed Aug. 10, 2020, entitled "Controllable Temperature Coefficient Bias Circuit", issued on Nov. 22, 2022 as U.S. Pat. No. 11,507,125, and which in turn is a continuation of and claims priority to U.S. patent application Ser. No. 15/793,943, filed Oct. 25, 2017, entitled "Controllable Temperature Coefficient Bias Circuit", now U.S. Pat. No. 10,775,827, issued Sep. 15, 2020, and the contents of each of these applications are incorporated herein by reference in their entirety.

#### **BACKGROUND**

Technical Field

[0002] This disclosure generally relates to amplifiers and more specifically to amplifiers and to means for biasing amplifiers that operate over a relatively broad operational temperature range. Background

[0003] It is common for electrical amplifiers to operate over a relatively broad range of temperatures. In some cases, this is because such amplifiers are used in devices that are required to operate outdoors or in an otherwise uncontrolled environments. In some cases, it may be that an amplifier operates in close proximity to other components that generate heat during operation. In other cases, it may be the amplifier itself heats up and so contributes to the range of temperatures over which the amplifier operates. That is, the amplifier may dissipate more or less energy, and thus generate more or less heat at different times during its operation. Nonetheless, in many such cases, specifications imposed on such amplifiers make it desirable for them to operate with a relatively constant gain over a broad temperature range.

[0004] Achieving constant gain over temperature variations can be challenging, since the gain of an amplifier can vary over temperature when transistors (such as field effect transistors (FETs)) are the

components within the amplifier that provide the gain. In response to variations in the transconductance (g.sub.m) of one or more of the FETs of an amplifier, the gain of the amplifier may vary. In cases in which it is important to maintain a constant gain over temperature, it may be necessary to provide a means by which the effects of the variations in the g.sub.m can be offset in order to maintain a constant gain over temperature.

[0005] FIG. 1 is a simplified schematic of one circuit 100 used to assist in maintaining constant g.sub.m. The circuit 100 is a sometimes referred to as a proportional-to-absolute-temperature (PTAT) circuit. In the case of the circuit 100, a current I.sub.1 flows through the transistor 106 and a current I.sub.2 flows through the FET 110. The currents I.sub.1 and I.sub.2 change over temperature in order to maintain a constant g.sub.m for the FET 108. The current I.sub.1 is mirrored in FETs 102 and 104. The currents in FETs 102, 104 flow through an interface circuitry 115. The interface circuitry 115 in turn provides an output bias current to an amplifier 116. Accordingly, if an amplifying FET (not shown) within the amplifier 116 is matched to the FET 108, the change in current I.sub.1 will hold the g.sub.m of the FET in the amplifier 116 constant. Thus, the amplifier will have an essentially constant gain over temperature. The following analysis provides a better understanding of this relationship between the currents and transconductance in the circuit 100.

[0006] The two upper FETs **106**, **110** form a current mirror that ensures that current I.sub.2 is equal to the current I.sub.1.

[00001] 
$$I_1 = I_2$$
 EQ.1

[0007] In addition, the voltage V.sub.gs1 (gate-to-source voltage for FET **108**) is equal to the voltage V.sub.gs2 (gate-to-source voltage for FET **114**) plus the voltage dropped across the resistor **112** (i.e., the product of the current I.sub.2 and the resistance R of a resistor **112** coupled between the source of the FET **114** and ground).

[00002] 
$$V_{\rm gs1} = V_{\rm gs2} + I_2 R$$
 EQ.2

[0008] The overdrive voltage V.sub.od1, V.sub.od2 of each FET **108 114** is that portion of the voltage V.sub.gs1, V.sub.gs2 from gate to source, respectively, that is above the threshold voltage V.sub.t. of each FET **108**, **114**. Accordingly:

[00003] 
$$V_{\text{od}} = V_{\text{gs}} - V_t$$
 EQ.3

[0009] Accordingly, subtracting V.sub.t from both sides of EQ. 2 (assuming that each FET **108**, **114** has the same value of V.sub.t) results in:

$$[00004] V_{\text{od1}} = V_{\text{od2}} + I_2 R \text{ EQ.4}$$

[0010] If the FET **114** has a width that is m times that of the FET **108**, then the two overdrive voltages, V.sub.od1, V.sub.od2 are related by:

[00005] 
$$V_{\text{od2}} = \frac{V_{\text{od1}}}{\sqrt{m}}$$
 EQ.5

[0011] Substituting into EQ. 4:

[00006] 
$$V_{\text{od1}} = \frac{V_{\text{od1}}}{\sqrt{m}} + I_2 R$$
 EQ.6

[0012] For the FETs **108**, **114**, the transconductance can be defined as:

[00007] 
$$g_m = \frac{2I}{V_{\text{od}}}$$
 EQ.7

[0013] Therefore:

[00008] 
$$V_{\text{od1}} = \frac{2I_1}{g_m}$$
 EQ.8

[0014] substituting in EQ. 6:

[00009] 
$$\frac{2I_1}{g_{m1}} = \frac{2I_1}{\sqrt{m}g_m^{-1}} + I_1 R$$
 EQ.9

[0015] Solving for g.sub.m:

[00010] 
$$g_{m1} = 2 \frac{(1 - \frac{1}{\sqrt{m}})}{R}$$
 EQ.10

[0016] If the width to Length ratio of FET **114** is four times that of FET **108**, m=4, then:

[00011] 
$$g_{m1} = 2\frac{(1-\frac{1}{2})}{R} = 1/R$$
 EQ.11

[0017] Therefore, it can be seen from EQ. 11 that the transconductance g.sub.m1 of the FET **108** is constant and proportional to the inverse of R. By using a FET **108** having a temperature coefficient that is essentially the same as the temperature coefficient of the FET of the amplifier (a "like-kind" device), the currents I.sub.1, I.sub.2 that flow in the circuit **100** vary to maintain the constant g.sub.m of the FET **108**. Since the currents that flow through the FETs **102**, **104** change to maintain a constant g.sub.m, these currents I.sub.1, I.sub.2 can be used to provide a bias current for an amplifier **116** (or to drive a current mirror that generates the bias current). Accordingly, the amplifier bias currents will increase with temperature to maintain a constant g.sub.m and thus a constant amplifier gain over varying temperature.

[0018] One problem with using the circuit **100** to assist in maintaining a constant gain is that the FET **108** is expected to be a "like-kind" device to that of amplifier gain device. That is, the temperature coefficient of the FET **108** should be matched to the amplifier gain device. However, in some cases, it may be difficult to use a "like-kind" device. For example, the circuit **100** shown relies upon a current mirror established between the FETs **106** and **110** and between FETs **108**, **114**. However, if the amplifier gain device is a FET with a zero volt threshold voltage, a "like-kind" device will not operate well in the current mirror. This is because current mirrors do not operate well with zero volt threshold devices. Alternatively, a non-like-kind device having a temperature coefficient that is similar to the gain FET can be selected. Empirical methods can be used to set the temperature coefficient of a "non-like-kind" device, such as a diode. However, such attempts to match the temperature coefficient of the gain FET of the amplifier can be difficult and result in an inaccurate match resulting in poor stabilization of the gain over temperature.

[0019] In addition to the problems noted above, some amplifiers are required to operate in an environment in which they are rapidly switched on and off. Therefore, the circuits need to settle to a final value quickly and precisely to ensure that the bias of the amplifier can quickly be attained with the requisite accuracy. In situations in which silicon-on-insulator (SOI) FETs are being used in the amplifier, additional challenges to the use of like-kind devices in the gain control circuit can arise. This is because SOI devices can have body effects that increase the time constant at turn on. [0020] Accordingly, it would be desirable to provide a circuit that can be used to assist in maintaining a constant gain during operation over a relatively broad range of temperatures without suffering the drawbacks noted above.

#### **SUMMARY**

[0021] A controllable temperature coefficient bias (CTCB) circuit is disclosed. In some embodiments, the CTCB circuit provides a bias to an amplifier. In some such embodiments, the bias is a current, however in others, the bias is a voltage. Two separate controls are provided, a first that sets the amount of current provided at a predetermined reference temperature and a second that sets the slope of the temperature coefficient (i.e., the change in current over temperature). Each control can be exercised independently. Accordingly, the slope of the temperature coefficient remains constant with changes to the current level at the reference temperature and likewise, the slope of the temperature coefficient remains constant with changes to the current level at the reference temperature. In some embodiments, either one or both of the controls are operated by setting a digital value. In some such embodiments, the digital value changes the effected parameter by an amount to the change in the digital value. Accordingly, each increment in the digital value causes the controlled parameter (either current at the reference temperature or slope of the temperature coefficient) to change by the same amount.

[0022] A variable with temperature (VWT) circuit comprises a reference circuit and a control circuit. The control circuit comprises a control port, a first current control element and a second current control element. Each current control element has a "controllable" resistance that is

controllable by a control processor. In some embodiments, the current control elements are controlled by a digital control signal. In some embodiments, one of the two current control elements has a relatively high temperature coefficient and one has a relatively low temperature coefficient. The temperature coefficient of the current control elements is the ratio of the change in resistance,  $\Delta R$  to a change in temperature  $\Delta T$ .

[0023] In some embodiments, the controllable resistance of one of the current control elements increases and the controllable resistance of the other current control element decreases. In some such embodiments, the "total resistance" of the current control circuit remains constant with temperature. However, the ratio of the current that flows through each of the current control elements changes with respect to one another.

[0024] The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features, objects, and advantages of the invention will be apparent from the description and drawings, and from the claims.

# **Description**

#### DESCRIPTION OF THE DRAWINGS

[0025] FIG. **1** is a simplified schematic of one circuit **100** used to assist in maintaining constant g.sub.m.

[0026] FIG. **2** is a simplified block diagram of one embodiment of the disclosed apparatus for providing a temperature compensated bias current.

[0027] FIG. **3** shows a plot of the currents I.sub.CWT and I.sub.PTAT output from each of two IDACs.

[0028] FIG. **4***a* shows a plot in which "scaled I.sub.PTAT" has been scaled upward by a first IDAC and "scaled I.sub.CWT" has been scaled down by a second IDAC.

[0029] FIG. **4***b* shows the effect of three different sets of scaling factors applied to I.sub.PTAT and I.sub.CWT to form three different output currents I.sub.out. A first line shows a scaling factor of 0.5 applied to I.sub.PTAT and a scaling factor of 2 applied to I.sub.CWT.

[0030] FIG. **5** is a schematic of one embodiment of a CWT circuit.

[0031] FIG. **6** is a schematic of a PTAT circuit coupled to an external device, such as the IDAC shown in FIG. **2**.

[0032] FIG. **7** is a simplified block diagram of a controllable temperature coefficient bias circuit in accordance with another embodiment of the disclosed method and apparatus.

[0033] FIG. **8** is a schematic showing the reference circuit and IDAC in greater detail.

[0034] FIG. **9** is a plot of example currents versus temperature for current I.sub.1 and I.sub.2 that flow through the two variable resistor circuits of FIGS. **7** and **8**.

[0035] FIG. **10** is a plot of the current that flows through the current control circuit similar to FIG.

**9**, but having a different value for the n-bit digital control signal is applied.

[0036] FIG. **11***a* is a simplified schematic of a VWT circuit in accordance with another embodiment of the disclosed method and apparatus.

[0037] FIG. **11***b* shows the current control element implemented as "diode connected FET" in series with a VRC, with the source of an NMOS FET connected directly to GND.

[0038] FIG. **11***c* illustrates an embodiment in which a resistive divider is used to generate a gate voltage that allows the V.sub.ds and V.sub.gs voltages of a FET to be better matched to the actual FETs used in the amplifier.

[0039] FIG. **11***d* is a simplified schematic of a VWT circuit in accordance with another embodiment of the disclosed method and apparatus in which a current control element is a temperature coefficient device, such as a diode standing alone.

[0040] FIG. 12 illustrates one embodiment of a method for setting a bias current to an amplifier for

which a relatively constant gain over temperature is desired.

[0041] FIG. **13** is an alternative embodiment of a method for setting a bias current to maintain a relatively constant gain over temperature.

[0042] Like reference numbers and designations in the various drawings indicate like elements. DETAILED DESCRIPTION

[0043] FIG. **2** is a simplified block diagram of one embodiment of a controllable temperature coefficient bias circuit **200**. The circuit **200** comprises a "constant with temperature" (CWT) circuit 202. The CWT circuit 202 provides an output voltage (V.sub.CWT) to a first "current digital to analog converter" (IDAC) **204**. In other embodiments, the CWT circuit **202** outputs a current to the IDAC **204**. Details of one embodiment of the first IDAC **204** are provided below with respect to FIG. **5**. The output of the CWT circuit **202** is intended to produce a constant current over temperature in a like-sized device to **508** (i.e., current V.sub.ref/R is constant over temperature if the reference voltage source **502** and resistance **510** are constant with temperature). V.sub.CWT is coupled to the first IDAC **204** and used within the IDAC to generate a digitally scaled current. [0044] The scaling factor is based on the value of an n-bit wide digital control signal coupled to the first IDAC **204** over n parallel signal lines **210**. The value of the digital control signal applied to the first IDAC **204** is generated by a control processor **212**. In other embodiments, the digital control signal provided to the first IDAC **204** is provided over one line through a serial interface to the IDAC **204**, rather than in parallel over n signal lines. Furthermore, in other embodiments, the output from the CWT circuit **202** is a current rather than a voltage. In some embodiments, a current within the IDAC is digitally scaled, as will be discussed in more detail below with regard to FIG. 5. [0045] The digitally scaled current is output from the first IDAC **204**. In some embodiments, the circuit **200** provides a bias to an amplifier **201**. In some such embodiments, the bias is a current; however, in others the bias is a voltage. Those skilled in the art will appreciate that an output current can be converted to a voltage, and vice versa. For the sake of simplicity, at least some of the discussed provided below assumes that the output of the circuit **200** is a current. However, the discussion applies equally to a circuit **200** in which the output is a voltage.

[0046] The circuit **200** also comprises a PTAT circuit **214**. Details of the PTAT circuit operation will be discussed below with regard to FIG. **6**. The PTAT circuit **214** provides an output to a second IDAC **220**. The output voltage V PTAT would induce a current that is proportional to the ambient temperature of the PTAT circuit **214**. Alternatively, the output of the PTAT circuit may be a PTAT current. The output is provided on a signal line **216**. The output is used to generate a scaled output current I.sub.PTAT. I.sub.PTAT is output from the second IDAC **220** and summed with I.sub.CWT. In some embodiments, the output of the second IDAC **220** is controlled in response to an m-bit value **211** coupled to the IDAC **220** from the control processor **212**.

[0047] By adjusting the relative scaling of the outputs from the two IDACs **204**, **220**, the temperature coefficient of the current I.sub.out can be set to a value that is dependent on the scaling of each of the IDAC outputs. That is, if all of the current is being provided by the IDAC **204**, then the output current I.sub.out will have a zero temperature coefficient (there is no change in current over temperature assuming that the resistor **510** has a zero temperature coefficient). It should be noted that in practical applications, the temperature coefficient of the resistor **510** will typically be close to zero. That is, typically, the ideal of a zero temperature coefficient may be difficult to achieve. In contrast, if all of the current is being provided by the IDAC **220**, then the temperature coefficient will be equal to that temperature coefficient of the PTAT circuit, which will be much greater than that of the IDAC **204**.

[0048] FIG. **3** shows a plot of the currents I.sub.CWT **302** and I.sub.PTAT **304** output from each of the two IDACs **204**, **220**, respectively. The plot **302** of the current I.sub.CWT is flat (constant current) over temperature. The plot **304** of the current I.sub.PTAT has a positive slope, illustrating that for increasing temperature, there is a proportional increase in current I.sub.PTAT. It should be noted that the temperature coefficient is measured as a relative change in current from a first

current I.sub.TL at a relatively low first temperature T.sub.L to a second current I.sub.TH at a relatively high second temperature T.sub.H. An arbitrary relative value in units that are not defined is used in the example of FIG. 3 for clarity. It should be understood that the units are not defined so that it is clear that the particular current values are not significant for the purpose of this discussion. Furthermore, the temperature coefficient shown in this example is exaggerated to more clearly illustrate the point. As shown in FIG. 3, the temperature coefficient of the output current I.sub.PTAT from the IDAC **220** is the ratio of I.sub.H/I.sub.L=4/1=4=TCptat (temperature coefficient of I.sub.PTAT), where I.sub.L is the I.sub.PTAT current at temperature T.sub.L and I.sub.H is the I.sub.PTAT current at temperature T.sub.H. When the current I.sub.PTAT is summed with the current I.sub.CWT, the temperature coefficient of the total current I.sub.out is equal to the ratio of I.sub.outH/I.sub.outL=6/3=2=TC.sub.out (temperature coefficient of the output current I.sub.out. The line **306** shows the current versus temperature curve for I.sub.out. Therefore, it can be seen that summing the I.sub.PTAT with the I.sub.CWT reduces the temperature coefficient of the total current I.sub.out. The greater the contribution of the I.sub.CWT to the total current I.sub.out, the lower the temperature coefficient of the total current I.sub.out will be. By scaling the currents I.sub.CWT, I.sub.PTAT output from each of the two IDACs, 204, 220, the relative contribution of the each can be controlled.

[0049] FIG. 4a shows the effect of scaling the I.sub.PTAT up and the I.sub.CWT down. A first dotted line shows a plot of the unscaled current I.sub.CWT **402**. A second dotted line shows a plot of the current I.sub.PTAT **304**. A first solid line **406** is a plot of the scaled current, I.sub.PTAT **406**. The line **406** shows that the current I.sub.PTAT has been scaled up by the IDAC **220**. A second solid line **408** is a plot of the scaled output current, I.sub.CWT showing that the current I.sub.CWT has been scaled down by the IDAC **204**. Both the magnitude and the slope of scaled I.sub.PTAT **406** increase with a scaling of greater than 1. Nonetheless, the temperature coefficient of scaled I.sub.PTAT **406** remains the same as the temperature coefficient of I.sub.PTAT **404**, as will be seen from the following example. However, as will be seen from the example below, when the I.sub.PTAT is scaled by a factor that is greater than the scaling factor of the I.sub.CWT, the temperature coefficient of the sum of the scaled currents I.sub.CWT and I.sub.PTAT is greater than the temperature coefficient of the sum of the unscaled currents I.sub.CWT and I.sub.PTAT. Conversely, when the I.sub.PTAT is scaled by a factor that is less than the scaling factor of the I.sub.CWT, the temperature coefficient of the sum of scaled I.sub.CWT and I.sub.PTAT will be relatively lower. By holding the magnitude of the output current constant at a predetermined reference temperature as the I.sub.PTAT and I.sub.CWT are scaled, a proper amplifier bias will be maintained as the temperature coefficient of the bias is adjusted to compensate for temperature effects on the g.sub.m of the FETs in the amplifier.

[0050] Looking more closely at FIG. **4***a*, the current I.sub.PTAT **304** at the temperature T.sub.L has a magnitude of 1. At a temperature of T.sub.H the current I.sub.PTAT **304** has a magnitude of 4. Therefore, the temperature coefficient is 4/1=4. The I.sub.PTAT when scaled by a factor of 1.5 has a magnitude of 1.5 at the low temperature T.sub.L, and a magnitude of 6 at the high temperature T.sub.H. Therefore, the temperature coefficient of scaled I.sub.PTAT **406** is 6/1.5=4 (i.e., remains constant as the I.sub.PTAT is scaled). Scaling I.sub.CWT by a factor of 0.5 shifts the magnitude of the current I.sub.CWT **402** down to a constant magnitude of 1.

[0051] The sum of scaled I.sub.PTAT+scaled I.sub.CWT is a current I.sub.out **410** that has a magnitude at temperature T.sub.L of 1.5+1=2.5 and a magnitude at temperature T.sub.H of 6+1=7. Therefore, the temperature coefficient is 7/2.5=2.8. Recalling that the temperature coefficient for the sum of the unscaled I.sub.PTAT/I.sub.CWT=2, it can be seen that scaling the I.sub.PTAT up and the I.sub.CWT down results in an increased temperature coefficient for I.sub.out.

[0052] FIG. **4***b* shows the effect of three different sets of scaling factors applied to I.sub.PTAT and I.sub.CWT to form three different output currents I.sub.out. A first line **420** shows a scaling factor of 0.5 applied to I.sub.PTAT and a scaling factor of 2 applied to I.sub.CWT. The resulting

temperature coefficient is approximately 1.285. A second line **422** shows a scaling factor of 1 applied to each of I.sub.PTAT and I.sub.CWT. The resulting temperature coefficient is 2. A third line **424** shows a scaling factor of 1.5 applied to I.sub.PTAT and a scaling factor of 0.5 applied to I.sub.CWT. The resulting temperature coefficient is 2.8.

[0053] These examples of different scaling factors show that taken together, the two IDACs **204**, **220** can be used to set the temperature coefficient of the bias current produced by the circuit **200**, as desired, while maintaining a constant bias current at the reference temperature. It should be noted that it is not necessary to maintain the bias current constant at the reference temperature. However, it is assumed that the desired gain is set to a level determined for the amplifier at the reference temperature. Using the scaling provided by the two IDACs allows "trimming" of the bias current (setting the temperature coefficient) to ensure that changes of bias current over temperature offset changes in g.sub.m of the amplifier gain device without using a "like-kind" device in the circuit **200**.

[0054] FIG. **5** is a schematic of one embodiment of a CWT circuit **202** and an associated external device, such as the IDAC **204**. Alternative embodiments of the disclosed method and apparatus may implement the CWT circuit using one of several well-known circuits for providing a current or voltage that is constant with temperature. Any CWT circuit may be used. The particular CWT circuit **202** merely illustrates one such CWT circuit.

[0055] The CWT circuit **202** provides a voltage (V.sub.cwt) to create a current I=V.sub.ref/R that is constant with temperature to the IDAC **204**. A reference voltage source **502** providing a reference voltage is coupled to the inverting input of an operational amplifier **506**. The output of the operational amplifier **506** is coupled to the gate of a FET **508**. The source of the FET **508** is coupled to the voltage source V.sub.DD. The drain of the FET **508** is coupled to the non-inverting input of the operational amplifier **506**. A resistor **510** is coupled between the drain of the FET **508** and ground. The operational amplifier **506** ensures that the current that flows through the FET **508** establishes a voltage V.sub.ref at the drain of the FET **508** (i.e., at the non-inverting input to the operational amplifier **506**) that is equal to the voltage V.sub.ref provided to the inverting input of the operational amplifier **506**. Coupling the gate of the FET **508** to the gate of a FET **512** within the IDAC **204** establishes a current mirror that provides the IDAC **204** with a stable constant current over a desired temperature range.

[0056] Several additional current mirrors **514** can be provided in the IDAC **204**. Each such current mirror is controllable (i.e., can be turned on/off) by switches **516**, **518**. One such additional current mirror **514** is shown for the sake of simplicity. The dashed box around the additional current mirror **514** indicates that several such additional current mirrors **514** may be present within the IDAC **204**. The total current output from the IDAC **204** can be controlled to provide an output current that is equal to the current that flows through the FET **508**, scaled by (i.e., multiplied by) the number of current mirrors that are "turned on" and that are summed together at the output. It should be noted that if the FETs of each current mirror in the IDAC **204** are matched to the FET **508** in the CWT circuit **202**, then the scaling factor will be equal to the number of current mirrors that are conducting (i.e., turned on).

[0057] Other scaling factors can be attained by varying the relationship between the FETs in the various current mirrors of the IDAC **204**. For example, the FETs can be selected to provide a current that is a binary factor of the reference current provided by FET **508**. Accordingly, the first current mirror would provide a current equal to the current flowing in FET **508**. A second current mirror would provide a current that is twice the current of the FET **508**. A third current mirror would provide a current that is twice that of the second current mirror, etc. Other relationships between the FETs of the IDAC current mirrors and the FET **508** can be used as well, including having one or more current mirrors implemented with FETs that are smaller than the FET **508**, and thus provide less current than flows through the FET **508** in order to scale down the IDAC output current.

[0058] In some embodiments, control of the plurality of current mirrors is based on the value of the n-bit digital control signal provided to the IDAC **204** by the control processor **212**. A decoder **520** receives the n-bit signal and provides individual control lines out to activate the appropriate current mirrors **514**. In some embodiments, each current mirror is turned on or off by controlling switches **516**, **518**. For example, switches **516** can be controlled to disconnect the gate of the FET **512** from the drive (thus removing the drive to the FET **512**) and short the gate to V.sub.dd (thus ensuring that the FET **512** is does not conduct). The switches **516**, **518** are controlled by the outputs of the decoder **520**.

[0059] FIG. **6** is a schematic of a PTAT circuit **214** coupled to an external device, such as the IDAC **220** shown in FIG. **2**. The PTAT circuit **214** operates essentially the same as the PTAT circuit **100** shown in FIG. 1. As noted above with respect to the PTAT circuit 100 of FIG. 1, the currents that flow through the FETs **110** and **114** are proportional to the change in the g.sub.m of the FET **108**. A current I.sub.3 flows through the FET 602 and a current I.sub.4 flows through the FET 604. The currents I.sub.3 and I.sub.4 match the current I.sub.2 that flows through the FETs 110, 114. In some embodiments, several additional current mirrors **601** within the IDAC **220** are driven with the gate voltages of the FET **110**. Each current mirror within the IDAC **220** can be turned on/off under the control of the n-bit digital control signal provided to the IDAC **204** by the control processor **212**. In some embodiments, similar to the IDAC **204** discussed above with respect to FIG. **5**, each current mirror is controlled by disconnecting the gate of the FETs in the current mirror to be controlled (thus removing the drive to the current mirror) and shorting the gate to V.sub.dd for the PMOS FETs (thus turning the current mirror off). Switches **516**, **518** selectively connect to the gates of the FETs **602**, **604** to either the respective gate voltages output from the PTAT circuit **214** or to V.sub.dd under the control of the n-bit digital control signal as decoded by a decoder **606**. The currents that flow through the current mirrors are summed at the output of the IDAC 220. Therefore, a scaled output current equal to the current of each current mirror times the number of current mirrors that are turned on is output from the IDAC **220**. Accordingly, the output current from the IDAC **220** is scaled by a factor equal to the number of current mirrors that are on. In addition, the output current is proportional to the current of the PTAT circuit I.sub.1. In other embodiments, an IDAC similar to the IDAC 220 shown can be driven by the gate voltage of the FET **114**. In that case, the FETs in the IDAC are NMOS FETs having their source to ground, rather than PMOS FETs with the source coupled to V.sub.dd. In that case, the switches 516, 518 would be coupled to ground instead of V.sub.dd.

[0060] FIG. **7** is a simplified block diagram of a controllable temperature coefficient bias circuit **700** in accordance with another embodiment of the disclosed method and apparatus. In some embodiments, the circuit **700** provides a bias to an amplifier **701**. In some such embodiments, the bias is a current, however in others, the bias is a voltage. Those skilled in the art will appreciate that an output current can be converted to a voltage, and vice versa. For the sake of simplicity, the discussion provided below assumes that the output of the circuit **700** is a current. However, the discussion applies equally to a circuit **700** in which the output is a voltage.

[0061] The controllable temperature coefficient bias circuit **700** has two independent controls. A first control signal **716** sets the slope of the temperature coefficient of the current output from the bias circuit **700**. A second control signal **711** controls the current that is output by the bias circuit **700** at the predetermined reference temperature. In some embodiments, these two control signals **716**, **711** are set by a control processor **710**. Details of the manner in which each of these two control signals **716**, **711** work to provide independent control of the output current are provided below.

[0062] The circuit **700** comprises a variable with temperature (VWT) circuit **702**, an IDAC **704** and a control processor **710**. The VWT circuit **702** comprises a reference circuit **703** (discussed in greater detail below with regard to FIG. **8**) and a control circuit, such as a current control circuit **705**. The reference circuit **703** comprises a control port **707**. The current control circuit **705** 

comprises a first current control element (such as a first variable resistor circuit (VRC)) **706** and a second current control element (such as a second VRC) **708**. Each current control element (e.g., VRC **706**, **708**) has a "controllable" resistance that is controllable in response to the first of the two control signals **716**. In some embodiments, the first control signals **716** is an n-bit digital control signal provided from the control processor **710**. The "reference" resistance is the resistance of the VRC **706**, **708** at a reference temperature. In some embodiments, the two VRCs **706**, **708** are controlled by the same n-bit digital control signal **716**. Alternatively, each VRC **706**, **708** is independently controlled by a different n-bit digital control signal. In some such embodiments, the number of bits n may be different for the control signals to each VRC **706**, **708**. In addition, in other embodiments, the control signal can be a serial data input or an analog signal. [0063] In some embodiments, one of the two VRCs **706**, **708** has a relatively high temperature coefficient and one has a relatively low temperature coefficient. The temperature coefficient of the VRC **706**, **708** is the ratio of the change in resistance,  $\Delta$ R to a change in temperature  $\Delta$ T. Accordingly, changes in the resistance in response to changes in temperature are greater for one of the VRCs **706**, **708** then for the other.

[0064] In some embodiments, the controllable resistance of one or both of the VRCs **706**, **708** vary linearly in response to the control signal (i.e., each increment of the digital control signal generated by the control processor **710** increases/decreases the resistance of the device by an equal amount). Alternatively, the resistance of at least one of the VRCs **706**, **708** may vary non-linearly (i.e., logarithmically, etc.). Those skilled in the art will be aware of several architectures for implementing such VRCs.

[0065] In some embodiments, when the n-bit digital control signal **716** increases, the controllable resistance of one of the VRC **708** increases and the controllable resistance of the other VRC **706** decreases. In some such embodiments, the "total resistance" of the current control circuit **705** remains relatively constant at a reference temperature, independent of the value of the n-bit digital control signal **716**. Accordingly, changing the value of the n-bit digital control signal **716** results in the change in the controllable resistance of one VRC **706** offsetting the change in the controllable resistance of the other VRC **708**. Therefore, for any setting of the n-bit digital control signal **716**, the current through the current control circuit will remain constant. However, the ratio of the current that flows through the VRC **706** with respect to the current that flows through the VRC **708** will change under the control of the first control signal **716**.

[0066] FIG. 8 is a schematic showing the VWT circuit 702 and IDAC 704 in greater detail. It should be noted that the schematic of FIG. **8** is nonetheless, still a simplified schematic provided merely to explain the operation of some embodiments of the disclosed method and apparatus. For example, control signal **716** for controlling the VRCs **706**, **708** within the current control circuit **705** is shown only as coupled to the current control circuit **705** and control lines for controlling the switches **516**, **518** within the IDAC **704** are not shown in FIG. **8** for the sake of simplicity. [0067] The VWT circuit **702** operates similar to the CWT circuit **202** of FIG. **5**. However, rather than the fixed resistor **510** of the CWT **202**, the reference circuit **703** of the VWT circuit **702** comprises a control port **707** coupled to the two VRCs **706**, **708**. The control signal **716** controls the ratio of the resistance of the VRCs **706**, **708**. By controlling the ratio of the resistance of the VRCs while keeping the total resistance of the control circuit **705** constant, the VWT circuit **702** can generate an output voltage or current having a temperature coefficient that can be adjusted at an output **709** of the VWT circuit **702** in response to the first control signal **716**. That is, the slope of the current that flows through the FET **508** over temperature (i.e., the temperature coefficient) can be adjusted while maintaining the same amount of current at the reference temperature. The current that flows through the FET **508** can then be coupled directly to the IDAC **704** or can be used to generate a voltage that is coupled to the IDAC **704**. Similar to the case noted above with respect to FIG. 5, the voltage at the non-inverting input will be maintained constant by the operational amplifier **506**. Therefore, variations in the resistance from the drain of the FET **508** to ground will

result in a proportional change in the current that flows from drain to source in the FET **508**. In some embodiments, the reference voltage V.sub.ref from **502** may also be proportional to temperature.

[0068] Controlling the controllable resistances of the VRCs **706**, **708** provides a mechanism to control the relative contribution of the unique temperature coefficients of each VRC **706**, **708** to the total resistance between the source of the FET **508** and ground. That is, controlling the relative resistance of each VRC **706**, **708**, and so controlling the relative contribution of current that flows through each VRC **706**, **708**, provides a mechanism to set the temperature coefficient of a reference current output from the VWT circuit **702**. The output current can be used, for example, to provide a controllable temperature coefficient bias to an amplifier that has a temperature coefficient that can be as large as the temperature coefficient of the VRC **708** or as small as the temperature coefficient of the VRC **706**, or anywhere in between. In some embodiments in which the output of the VWT circuit **702** is coupled to an IDAC **704** that can scale the output current, a separate second control signal **711** can control the magnitude of the output current at the reference temperature. The output current from the IDAC **704** can therefore be set to have a temperature coefficient that matches the temperature coefficient of the amplifier gain device (i.e., has the inverse slope) and a magnitude that provides the desired gain for the amplifier.

[0069] Scaling of the output current by the IDAC **704** is performed in a manner that is similar to that noted above with respect to the IDAC **220**. That is, the gate of a FET **712** within the IDAC **704** is coupled to the gate of the FET **508** to mirror the current in the FET **508**. The relative size of the FET **712** determines the proportionality "a" between the current flowing through the FET **508** and the current flowing through the FET **712**. The resulting current can be mirrored in several additional FETs **713** in the IDAC **704**, similar to the IDACs **220**, **204** discussed above. A proportionality "b" is determined by the size of each additional FET **713**.

[0070] The FET **713** in each current mirror **714** is selectively enabled in response the second control signal **711** to set a scaling factor received at the IDAC **704**, similar to the case described above with regard to the IDACs **220**, **204**. The scaling factor determines the reference current that flows through the FET **508** of the VWT circuit **702**. Accordingly, the current output from the IDAC **704** can be scaled by a factor equal to the number of current mirrors that are selectively enabled and summed at the output of the IDAC **704**. It should be noted that the scaling factor will be equal to the number of current mirrors that are selectively enabled, if the FET of each current mirror in the IDAC **704** is matched to the FET **508** in the VWT circuit **702** (i.e., the proportionality a=b=1). That is, if each FETs **712**, **713** are matched to the FET **508**, then the current output from the IDAC **704** will be a multiple of the current in the FET **508**, where the multiple is equal to the number of current mirrors that are selectively enabled. Other scaling factors can be attained by varying the relationship (i.e., the proportionality) between the FETs 712, 713 of the various current mirrors in the IDAC **704** and the FET **508**, similar to the manner discussed above with respect to FIG. **5**, regarding to the relationships between the FETs of the current mirrors in the IDAC 204 and the FET **508**. In some embodiments, the second control signal **711** is an m-bit digital signal, the magnitude of which determines the number of current mirrors that are selected to be active. [0071] FIG. **9** is a plot of current verses temperature. A first line **902** shows one example in which the current I.sub.1 that flows through a first of the two VRCs **706** is constant as the temperature changes. That is, in the example shown in FIG. 9, the first VRC **706** has a zero temperature coefficient (constant over temperature). Therefore, the current I.sub.1 has a constant magnitude of 3 as the temperature changes over a range from T.sub.L to T.sub.H. The particular values of current shown in FIG. 9 are provided without mention of a unit of measure to allow for a discussion of the relative values of current. The values are not intended to imply any particular absolute magnitude of current.

[0072] A second line **904** shows the amount of current I.sub.2 that flows through the second of the two VRCs **708** as the temperature changes over the range from T.sub.L to T.sub.H. The second

VRC **708** has a relatively high negative temperature coefficient of resistance. Therefore, the line **904** has a positive slope in current. The current increases from 3 at a temperature of T.sub.L to 5 with at a temperature of T.sub.H for the VRC **708**. It should be noted that the temperature coefficient (i.e., the slope of the line **902**) depicted is merely an illustration of the concept. Selection of the appropriate temperature coefficient is a matter to be determined based on the particular implementation of the disclosed method and apparatus. In particular, the particular temperatures T.sub.L and T.sub.H are not assigned, since their values are implementation dependent and are not relevant to an understanding of the disclosed method and apparatus. [0073] In the example shown in FIG. **9**, the reference resistance of the VRCs **706**, **708** are set to provide equal amount of current I.sub.1 and I.sub.2 (i.e., equal to) through the VRCs **706**, **708** at the reference temperature **910**. Therefore, at the reference temperature **910**, the sum of I.sub.1+I.sub.2=I.sub.out=6. The total current I.sub.out at the low temperature T.sub.L is equal to 5 and at the high temperature T.sub.H is equal to 7. Accordingly, the temperature coefficient with both currents equal at the reference temperature is 7/5=1.4, i.e., the ratio of current T.sub.H to current at T.sub.L.

[0074] FIG. **10** is a plot of the current that flows through the current control circuit **705** when a different value for the n-bit digital control signal is applied. In particular, in the case shown in FIG. **10**, a value for the n-bit digital signal to the current control circuit **705** is provided that decreases the controllable resistance of the VRC **708** by 75% and increases the controllable resistance of the VRC **706** by 50%, thus keeping the total resistance of the current control circuit **705** constant at the reference temperature. This change results in the VRC **708** supplying two thirds of the current and the VRC **706** supplying one third of the current at the reference temperature. A line **1010** shows the current versus temperatures from a temperature T.sub.L to a temperature T.sub.H for the current I.sub.1 that flows through the VRC **706**. A second line **1012** shows the current versus temperature curve for the current I.sub.2 that flows through the VRC 708. As can be seen, the VRC 708 supplies twice as much current as the VRC **706** at the reference temperature **910**. Assuming, as shown, that the temperature coefficient of each VRC **706**, **708** remains constant with changes in the controllable resistance, the current I.sub.2 at the low temperature T.sub.L will be equal to 2.667 and the current I.sub.2 at the high temperature will be equal to 5.333. The current I.sub.1 has a temperature coefficient of zero, so will remain at 2. Therefore, the total current I.sub.out shown by line **1014** will be equal to 4.667 at the low temperature T.sub.L and 7.333 at the high temperature T.sub.H. That results in a temperature coefficient of 7.333/4.667=1.57. Therefore, it can be seen from this example that by decreasing the controllable resistance of the VRC **708** by 75% and increasing the controllable resistance of the VRC **706** by 50%, the temperature coefficient will increase from 1.4 to 1.57. Stated another way, by decreasing the amount of current that flows through the VRC **706** and increasing the amount of current that flows through the VRC **708**, the current I.sub.out output from the current control circuit **705** has a higher temperature coefficient. [0075] Conversely, if the amount of current that flows through the VRC **706** is greater than the current that flows through the VRC 708, then the total current flowing through the FET 508 will have a lower temperature coefficient than is the case when the current through each VRC **706**, **708** is equal. Accordingly, it can be seen that by changing the relative controllable resistance (i.e., the amount of current that flows through each of the two VRCs **706**, **708**) the temperature coefficient for the total current I.sub.out through the FET **508** can be controlled. [0076] Furthermore, by maintaining essentially a constant resistance between the drain of the FET

**508** and ground for particular reference temperature, while varying the ratio of the two VRCs **706**, **708**, the plot of the current will pivot around the point defined by the reference temperature (a total current of 6 in the example shown in FIGS. **9** and **10**). It should be further noted that the total current can be shifted up and down (i.e., the magnitude of the current can be changed while maintaining the same slope) by changing the total resistance through the parallel pair of VRCs **706**, **708** while keeping the ratio of the resistance of the two VRC **706**, **708** constant. Further

adjustments to the magnitude of the current are possible by adjusting the IDAC scaling factor (i.e., the number of current mirrors in the IDAC **704** that are turned on).

[0077] In some embodiments, the controllable resistance of the two VRCs **706**, **708** are controlled such that when a bias current having a higher temperature coefficient is desired, the resistance of the VRC **708** having a high negative temperature coefficient decreases while the resistance VRC **706** having the low (or zero) temperature coefficient increases. The result is that the relative contribution to the total current from VRC **706** goes down when a bias current having a higher negative temperature coefficient is desired. Accordingly, the contribution to the total current from the VRC **708** goes up when a bias current having a higher negative temperature coefficient is desired.

[0078] In some embodiments, a very high combined resistance can be set for the parallel paths through the two VRCs **706**, **708** to generate a "trickle current" output from the VWT circuit **702**. In some embodiments, the trickle current is output when it is desirable to turn the amplifier off. That is, the trickle current is defined as a current that is below standby current requirements. The trickle current provides a relatively small bias to the amplifier. In some embodiments, the trickle current is 100 nA. Providing a small bias to the amplifier makes it possible to rapidly turn the amplifier "on" again (i.e., when gain is desired from the amplifier). In some such embodiments, the VRC **708** or **706** is turned off (the path through the VRC **708** or **706** is opened) and only a relatively high resistance provided by VRC **706** or **708** is coupled between the reference circuit **703** and ground. [0079] FIG. **11***a* is a simplified schematic of a VWT circuit **1100** in accordance with another embodiment of the disclosed method and apparatus. A current control element 1103 comprises a temperature coefficient device **1102** in series with a VRC **1104**. The temperature coefficient device **1102** provides additional control over the temperature coefficient of a current control circuit **1106**, making it possible to control the temperature coefficient of the current control circuit **1106** more accurately and/or provide a larger temperature coefficient for the current that flows through the VRC **1103**. In some embodiments, the temperature coefficient device is a diode that is matched to an amplifier FET within an amplifier to which bias current is provided by the VWT circuit **1100**. In other embodiments, other structures can be used to implement the current control element 1103, as will be understood by those skilled in the art. For example, FIG. **11***b* shows the current control element 1103 implemented as "diode connected FET" 1107 (i.e. gate-to-drain connected NMOS FET) in series with the VRC 1108, with the source of the NMOS FET is connected directly to GND. Such a diode connected FET **1107** can be the exact type of NMOS device being used in the amplifier. Thus, the temperature coefficient will track better than is otherwise possible when using a dedicated diode device (i.e. the gate-to-drain connected FET **1107** would be a "like-kind" device). In yet another alternative embodiment shown in FIG. **11***c*, a resistive divider **1202** is used to generate a gate voltage that allows the V.sub.ds and V.sub.gs voltages of a FET 1111 to be matched better to the actual FETs used in the amplifier.

[0080] FIG. **11***d* is a simplified schematic of a VWT circuit **1110** in accordance with another embodiment of the disclosed method and apparatus. A current control element **1113** is a temperature coefficient device, such as a diode standing alone. The current that flows in such a current control element **1113** will be a function of temperature.

[0081] In some embodiments, at least one of the temperature sensitive devices **1102**, **1103**, **1104**, **1105**, **1107**, **1108**, **1109**, **1111**, **1112**, **1113** can be placed remotely from reference circuit **703**. In other embodiments, several remote temperature sensitive devices can be placed in series or in parallel to provide temperature feedback to the reference circuit **703** from several remote locations. Similarly, one or more VRCs **708** of the VWT **702** can be placed remotely. Such VRCs can be placed in series or in parallel to provide a combined temperature feedback from several locations remote to the reference circuit and/or IDACs **704**, **710**.

Methods

[0082] FIG. 12 illustrates one embodiment of a method for setting a bias current to an amplifier for

which a relatively constant gain over temperature is desired. The method includes determining a desired temperature coefficient for the bias current (STEP **1201**). In one embodiment, the desired temperature coefficient is determined by plotting the gain versus temperature of the amplifier. Once the desired temperature coefficient is determined, at least two current control elements of a control circuit (such as the current control circuit **705**) are provided. Contribution values of the two current control elements (such as VRCs **706**, **708** (or **1103**)) are set to provide a current that is the sum of the individual current through each of the VRCs 706, 708 (or 1103) of the control circuit 705. The current will have the desired temperature coefficient as a consequence of the relative contribution of each VRC **706**, **708** (or **1103**) to the total current through the control circuit **705**. The VWT circuit **702** (or **1100**) in turn provides an output having the desired temperature coefficient in response to the current through the control circuit **705** (STEP **1203**). Each contribution value determines the relative contribution of the VRC 706, 708 (or 1103) to the total current output from the current control circuit. Next, the scaling factor of the IDAC 704 is set (STEP 1205). In some embodiments, the method further includes setting the contribution values to establish a trickle current through the current control circuit **705**. Some embodiments of the method include coupling the output from the IDA to an amplifier and placing at least a portion of the current control elements **706**, **708** (or **1103**) at a location that is remote from the amplifier to which a temperature compensated bias is to be provided, as discussed above with regard to the current control circuit **705**.

[0083] FIG. **13** is an alternative embodiment of a method for setting a bias current to maintain a relatively constant gain over temperature. Initially, initial contribution values are set for the amount of resistance to be applied by each of the two current control elements (such as VRCs **706**, **708** (or **1103**)) (STEP **1301**). Next, an initial value is set for the scaling factor to be applied by the IDAC **704** (STEP **1303**). Once initial values are set, a plot of the gain of the amplifier over a desired temperature range is taken (STEP **1305**). The scaling factor applied by the IDAC **704** and the amount of resistance provided by each of the two VRCs **706**, **708** (or **1103**) is then adjusted to reduce the temperature coefficient of the amplifier (i.e., compensate for any rise/fall in gain as the temperature rises) (STEP **1307**).

Fabrication Technologies and Options

[0084] The term "FET" means any transistor that has an insulated gate whose voltage determines the conductivity of the transistor. However, other types of transistors can be used to implement the disclosed method and apparatus. Furthermore, each FET disclosed may be implemented as a "stacked device" in which more than one FET is connected together to increase the effective voltage handling capability of the FET. In addition, switches disclosed above may be implemented using transistors, such as FETs.

[0085] Various embodiments can be implemented to meet a wide variety of specifications. Unless otherwise noted above, selection of suitable component values is a matter of design choice. Various embodiments of the disclosed method and apparatus may be implemented in any suitable IC technology (including but not limited to FET structures), or in hybrid or discrete circuit forms. Integrated circuit embodiments may be fabricated using any suitable substrates and processes, including but not limited to standard bulk silicon, silicon-on-insulator (SOI), silicon-on-sapphire (SOS) bipolar, GaAs HBT, GaN HEMT, GaAs pHEMT, and MESFET technologies. [0086] While a number of embodiments of the disclosed method and apparatus have been described, it is to be understood that various modifications may be made without departing from the spirit and scope of the claimed invention. For example, some of the steps described above may be order independent, and thus can be performed in an order different from that described. Further, some of the steps described above may be optional. Various activities described with respect to the methods identified above can be executed in repetitive, serial, or parallel fashion. Voltage levels may be adjusted or voltage and/or logic signal polarities reversed depending on a particular specification and/or implementing technology (e.g., NMOS, PMOS, or CMOS, and enhancement

mode or depletion mode transistor devices). Component voltage, current, and power handling capabilities may be adapted as needed, for example, by adjusting device sizes, serially "stacking" components (particularly FETs) to withstand greater voltages, and/or using multiple components in parallel to handle greater currents. Additional circuit components may be added to enhance the capabilities of the disclosed circuits and/or to provide additional functional without significantly altering the functionality of the disclosed circuits.

[0087] It is to be understood that the foregoing description is intended to illustrate and not to limit the scope of the claimed invention, which is defined by the scope of the following claims, and that other embodiments are within the scope of the claims. (Note that the parenthetical labels for claim elements are for ease of referring to such elements, and do not in themselves indicate a particular required ordering or enumeration of elements; further, such labels may be reused in dependent claims as references to additional elements without being regarded as starting a conflicting labeling sequence).

### **Claims**

- 1. A controllable temperature coefficient bias circuit including: (a) a variable with temperature circuit including: (1) a reference circuit including a control port and an output configured to output a bias signal; and (2) a current control circuit including a first current control element coupled to the control port of the reference circuit and having a first temperature coefficient, and a second current control element coupled to the control port of the reference circuit having a second temperature coefficient, wherein the second current control element is coupled in parallel with the first current control element; and (b) a current digital-to-analog circuit coupled to the output of the reference circuit and configured to output a current level that is selectively proportional to the output of the reference circuit; wherein the second temperature coefficient is different from the first temperature coefficient and wherein a ratio of a resistance of the first current control element with respect to a resistance of the second current control element is selected to control the output of the reference circuit.
- **2.** The controllable temperature coefficient bias circuit of claim 1, wherein a sum of the current through the first and second current control element remains essentially constant at a predetermined reference temperature with changes in the selected ratio.
- **3**. The controllable temperature coefficient bias circuit of claim 1, wherein changes to the resistance of the first current control element are offset by changes to the resistance of the second current control element to maintain the sum of the current through the first and second current control elements essentially constant at the predetermined reference temperature with changes in the selected ratio.
- **4.** The controllable temperature coefficient bias circuit of claim 1, wherein at least one of the first and second current control elements includes a temperature coefficient device coupled in series with a variable resistor circuit.
- **5**. The controllable temperature coefficient bias circuit of claim 4, wherein the temperature coefficient device comprises one of a diode-connected field effect transistor or a diode.
- **6.** The controllable temperature coefficient bias circuit of claim 1, further including a control processor coupled to a control signal input of the current control circuit, the control processor configured to provide an n-bit digital control signal to the control signal input.
- 7. The controllable temperature coefficient bias circuit of claim 1, further including a control processor coupled to a control signal input of the current digital-to-analog circuit, the control processor configured to provide an m-bit digital control signal to the control signal input.
- **8**. The controllable temperature coefficient bias circuit of claim 1, further including a control processor coupled to a first control signal input of the current control circuit and to a second control signal input of the current digital-to-analog circuit, the control processor configured to provide an

- n-bit digital control signal to the first control signal input and to provide an m-bit digital control signal to the second control signal input.
- **9.** The controllable temperature coefficient bias circuit of claim 1, wherein the first temperature coefficient and the second temperature coefficient are of opposite polarity.
- **10**. A controllable temperature coefficient bias circuit including: (a) a variable with temperature circuit including: (1) a reference circuit including: (A) a transistor having a gate, a drain coupled to a control port, and a source, the source configured to be coupled to a voltage supply; (B) a reference voltage source; (C) an operational amplifier having a first input coupled to the reference voltage source, a second input coupled to the control port, and an output coupled to the gate to the transistor, wherein the gate of transistor is coupled to an output of the reference circuit configured to output a bias signal; and (2) a current control circuit including a first current control element coupled to the control port of the reference circuit and having a first temperature coefficient, and a second current control element coupled to the control port of the reference circuit having a second temperature coefficient, wherein the second current control element is coupled in parallel with the first current control element; and (b) a current digital-to-analog circuit coupled to the output of the reference circuit and configured to output a current level that is selectively proportional to the output of the reference circuit; wherein the second temperature coefficient is different from the first temperature coefficient and wherein a ratio of a resistance of the first current control element with respect to a resistance of the second current control element is selected to control the output of the reference circuit.
- **11.** The controllable temperature coefficient bias circuit of claim 10, wherein a sum of the current through the first and second current control element remains essentially constant at a predetermined reference temperature with changes in the selected ratio.
- **12**. The controllable temperature coefficient bias circuit of claim 10, wherein changes to the resistance of the first current control element are offset by changes to the resistance of the second current control element to maintain the sum of the current through the first and second current control elements essentially constant at the predetermined reference temperature with changes in the selected ratio.
- **13**. The controllable temperature coefficient bias circuit of claim 10, wherein at least one of the first and second current control elements includes a temperature coefficient device coupled in series with a variable resistor circuit.
- **14**. The controllable temperature coefficient bias circuit of claim 13, wherein the temperature coefficient device comprises one of a diode-connected field effect transistor or a diode.
- **15.** The controllable temperature coefficient bias circuit of claim 10, further including a control processor coupled to a control signal input of the current control circuit, the control processor configured to provide an n-bit digital control signal to the control signal input.
- **16**. The controllable temperature coefficient bias circuit of claim 10, further including a control processor coupled to a control signal input of the current digital-to-analog circuit, the control processor configured to provide an m-bit digital control signal to the control signal input.
- **17**. The controllable temperature coefficient bias circuit of claim 10, further including a control processor coupled to a first control signal input of the current control circuit and to a second control signal input of the current digital-to-analog circuit, the control processor configured to provide an n-bit digital control signal to the first control signal input and to provide an m-bit digital control signal to the second control signal input.
- **18**. The controllable temperature coefficient bias circuit of claim 10, wherein the first temperature coefficient and the second temperature coefficient are of opposite polarity.
- **19**. An amplifier circuit including: (a) an amplifier including a signal input, a signal output, and a bias input; and (b) a controllable temperature coefficient bias circuit including: (1) a variable with temperature circuit including: (A) a reference circuit including a control port and an output; and (B) a current control circuit including a first current control element coupled to the control port of the

reference circuit and having a first temperature coefficient, and a second current control element coupled to the control port of the reference circuit having a second temperature coefficient, wherein the second current control element is coupled in parallel with the first current control element and wherein the second temperature coefficient is different from the first temperature coefficient; and (2) a current digital-to-analog circuit coupled to the output of the reference circuit and configured to output a bias signal to the bias input of the amplifier, the bias signal being selectively proportional to the output of the reference circuit.

**20**. The controllable temperature coefficient bias circuit of claim 19, wherein a ratio of a resistance of the first current control element with respect to a resistance of the second current control element is selected to control the output of the reference circuit, and wherein a sum of the current through the first and second current control element remains essentially constant at a predetermined reference temperature with changes in the selected ratio.