# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250253201 A1 August 07, 2025 Chen; Jie et al.

# SEMICONDUCTOR DIE, MANUFACTURING METHOD THEREOF, AND SEMICONDUCTOR PACKAGE

#### Abstract

A semiconductor die includes an interconnection structure, conductive pads, a first passivation layer, and a second passivation layer. The conductive pads are disposed over and electrically connected to the interconnection structure. The first passivation layer and the second passivation layer are disposed over the conductive pads. The second passivation layer includes a first portion located between two adjacent conductive pads, and a width of the first portion of the second passivation layer continuously decreases toward the interconnection structure.

Inventors: Chen; Jie (New Taipei City, TW), Chen; Hsien-Wei (Hsinchu City, TW), Chen;

Ming-Fa (Taichung City, TW)

**Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.** (Hsinchu, TW)

Family ID: 74647068

Assignee: Taiwan Semiconductor Manufacturing Company, Ltd. (Hsinchu, TW)

Appl. No.: 19/183910

Filed: April 20, 2025

# **Related U.S. Application Data**

parent US continuation 18356187 20230720 parent-grant-document US 12308298 child US 19183910

parent US continuation 17327787 20210524 parent-grant-document US 11817363 child US 18356187

parent US continuation 16547599 20190822 parent-grant-document US 11018070 child US 17327787

#### **Publication Classification**

Int. Cl.: H01L23/31 (20060101); H01L21/02 (20060101); H01L21/48 (20060101); H01L21/56 (20060101); H01L21/66 (20060101); H01L23/00 (20060101); H01L23/528 (20060101); H01L25/065 (20230101)

**U.S. Cl.:** 

CPC **H01L23/3192** (20130101); **H01L21/02274** (20130101); **H01L21/486** (20130101); **H01L21/56** (20130101); **H01L22/32** (20130101); **H01L23/3171** (20130101);

H01L23/528 (20130101); H01L24/08 (20130101); H01L25/0657 (20130101);

H01L25/0652 (20130101); H01L2224/08146 (20130101)

### **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATION [0001] This application is a continuation application of and claims the priority benefit of a prior application Ser. No. 18/356,187, filed on Jul. 20, 2023. The prior application Ser. No. 18/356,187 is a continuation application of and claims the priority benefit of a prior application Ser. No. 17/327,787, filed on May 24, 2021, now U.S. Pat. No. 11,817,363. The prior application Ser. No. 17/327,787 is a continuation application of and claims the priority benefit of a prior application Ser. No. 16/547,599, filed on Aug. 22, 2019, now U.S. Pat. No. 11,018,070. The entirety of each of the above-mentioned patent applications is hereby incorporated by reference herein and made a part of this specification.

#### BACKGROUND

[0002] Semiconductor devices and integrated circuits used in a variety of electronic apparatus, such as cell phones and other mobile electronic equipment, are typically manufactured on a single semiconductor wafer. The dies of the wafer may be processed and packaged with other semiconductor devices or dies at the wafer level, and various technologies and applications have been developed for wafer level packaging. Integration of multiple semiconductor devices has become a challenge in the field.

## **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0003] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.

[0004] FIG. **1**A to FIG. **1**G are schematic cross-sectional views illustrating a manufacturing process of a semiconductor die in accordance with some embodiments of the disclosure.

[0005] FIG. **2** is a schematic enlarged view of a region of the semiconductor die in FIG. **1**G.

[0006] FIG. **3**A to FIG. **3**E are schematic cross-sectional views illustrating a manufacturing process of a semiconductor package in accordance with some embodiments of the disclosure.

[0007] FIG. **3**F is a schematic cross-sectional view illustrating an electronic device in accordance with some embodiments of the disclosure.

[0008] FIG. **4**A to FIG. **4**C are schematic cross-sectional views illustrating semiconductor dies in accordance with some alternative embodiments of the disclosure.

#### DETAILED DESCRIPTION

[0009] The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components

and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.

[0010] Further, spatially relative terms, such as "beneath," "below," "lower," "above," "upper" and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.

[0011] Other features and processes may also be included. For example, testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices. The testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like. The verification testing may be performed on intermediate structures as well as the final structure. Additionally, the structures and methods disclosed herein may be used in conjunction with testing methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.

[0012] FIG. **1**A to FIG. **1**G are schematic cross-sectional views illustrating a manufacturing process of a semiconductor die **100** in accordance with some embodiments of the disclosure. Referring to FIG. **1**A, a semiconductor wafer W is provided. In some embodiments, the semiconductor wafer W includes a plurality of die units DU. In some embodiments, each die unit DU corresponds to a portion of the semiconductor wafer W. In FIG. **1**A, a single die unit DU is shown for simplicity. However, the disclosure is not limited thereto. Multiple die units DU may be arranged in an array in the semiconductor wafer W.

[0013] In some embodiments, each die unit DU includes a semiconductor substrate 110 and an interconnection structure 120 formed on the semiconductor substrate 110 In some embodiments, the semiconductor substrate 110 may be made of elemental semiconductor materials, such as crystalline silicon, diamond, or germanium; compound semiconductor materials such as silicon carbide, gallium arsenic, indium arsenide, or indium phosphide or alloy semiconductor materials such as silicon germanium, silicon germanium carbide, gallium arsenic phosphide, or gallium indium phosphide. In some embodiments, the semiconductor substrate 110 includes active components (e.g., transistors or the like) and/or passive components (e.g., resistors, capacitors, inductors, or the like) formed therein. The semiconductor substrate 110 may further include a plurality of through semiconductor vias (TSV) 112 penetrating through the semiconductor substrate 110 for dual-side connection. However, the TSVs 112 are optional and may be omitted in some alternative embodiments.

[0014] As illustrated in FIG. **1**A, the interconnection structure **120** is disposed on the semiconductor substrate **110**. In some embodiments, the interconnection structure **120** includes inter-dielectric layers **122**, and patterned conductive layers **124**. In some embodiments, the patterned conductive layers **124** are embedded in the inter-dielectric layers **122**. In some embodiments, the patterned conductive layers **124** and the inter-dielectric layers **122** are stacked alternately. In some embodiments, a portion of a patterned conductive layer **124** may extend through the underlying inter-dielectric layer **122** to establish electrical connection with the

underlying patterned conductive layer **124**. In some embodiments, the patterned conductive layer **124** may also establish electrical connection with the TSVs **112**.

[0015] In some embodiments, a material of the inter-dielectric layers 122 includes polyimide, epoxy resin, acrylic resin, phenol resin, benzocyclobutene (BCB), polybenzoxazole (PBO), combinations thereof, or other suitable dielectric materials. The inter-dielectric layers 122 may be formed by suitable fabrication techniques such as spin-on coating, lamination, chemical vapor deposition (CVD), or the like. In some embodiments, a material of the patterned conductive layers 124 includes aluminum, titanium, copper, nickel, tungsten, and/or alloys thereof. The patterned conductive layers 124 may be formed by, for example, electroplating, deposition, and/or photolithography and etching. In some embodiments, the interconnection structure 120 is formed by sequential CVD and dual damascene processes. It should be noted that the number of patterned conductive layers 124 and inter-dielectric layers 122 shown in FIG. 1A is merely an illustration, and the disclosure is not limited thereto. In some alternative embodiments, the number of the patterned conductive layers 124 and the number of the first inter-dielectric layers 122 may be adjusted depending on the routing requirements.

[0016] In some embodiments, a protective layer **130** is formed over the interconnection structure **120**. In some embodiments, the protective layer **130** may blanketly cover the interconnection structure **120**. The protective layer **130** may further include openings O**1** exposing portions of the topmost patterned conductive layer **124**. In some embodiments, a material of the protective layer **130** includes oxides, such as silicon oxide, nitrides, such as silicon nitrides or the like. In some embodiments, the protective layer **130** may include polyimide, epoxy resin, acrylic resin, phenol resin, benzocyclobutene (BCB), polybenzoxazole (PBO), or any other suitable dielectric material. The protective layer **130**, for example, may be formed by suitable fabrication techniques such as spin-on coating, CVD, or the like. In some embodiments, the interconnection structure **120** is sandwiched between the protective layer **130** and the semiconductor substrate **110**.

some embodiments, the conductive pads **140** fill the openings O**1** of the protective layer **130** and reach the topmost patterned conductive layer **124** to establish electrical connection. In some embodiments, portions of the protective layer **130** are disposed between portions of the conductive pads **140** and the interconnection structure **120**, whilst portions of the conductive pads **140** penetrates through the protective layer **130** to connect with the topmost patterned conductive layer **124**. In some embodiments, the conductive pads **140** are used to establish electrical connection with other components (not shown) or dies (not shown) subsequently formed or provided. In some alternative embodiments, the conductive pads **140** may be test pads used to probe the die units DU in which the conductive pads **140** are included.

[0018] Referring to FIG. 1B, a first passivation layer 152 is formed over the conductive pads 140 and the protective layer 130. In some embodiments, the first passivation layer 152 is conformally disposed over the conductive pads 140 and the protective layer 130. In some embodiments, the first passivation layer 152 may cover the conductive pads 140 and the protective layer 130. In some embodiments, a thickness of the first passivation layer 152 is in the range between 0.1 micrometers to 1 micrometer. In some embodiments, a material of the first passivation layer 152 includes oxides. In some embodiments, a material of the first passivation layer 152 includes silicon oxide. In some embodiments, the first passivation layer 152 is formed by a chemical vapor deposition other than high-density plasma chemical vapor deposition. In some embodiments, a temperature in the range from 300° C. to 450° C. is used during formation of the first passivation layer 152. [0019] Referring to FIG. 1C, a second passivation layer 154 is formed over the first passivation layer 152 to cover the first passivation layer 152. In some embodiments, a thickness of the second passivation layer 154 may be in the range from 0.1 micrometers to 2 micrometers. In some embodiments, the second passivation layer 154 includes sections 1541-1543 connected to each

other. In some embodiments, sections **1541-1543** of the second passivation layer **154** may have

different thicknesses. For example, the section **1541** of the passivation layer **154** extending parallel to the top surface **120***t* of the interconnection structure **120** but not over the conductive pads **140** may be thinner than the sections **1542** facing the side surfaces **140**S of the conductive pads **140** (covering the side surfaces **140**S of the conductive pads **140**). Furthermore, a thickness T**1541** of the section **1541** and a thickness T**1542** of the sections **1542** may be different from a thickness **T1543** of the section **1543** extending over the top surfaces **140***t* of the conductive pads **140**. In some embodiments, the thicknesses T1541-T1543 of the sections 1541-1543 are measured as the distance between the surface of the second passivation layer 154 in contact with the first passivation layer **152** and the directly opposing surface. In some embodiments, the sections **1542** covering the side surfaces 140S may be inclined with respect to the side surfaces 140S of the conductive pads **140**. In some embodiments, the sections **1542** and the section **1541** of the passivation layer **154** may define a concave region CR between two adjacent conductive pads **140**. In some embodiments, the concave region CR may have the profile of a truncated cone or pyramid with a regular or irregular base. That is, a width of the concave region CR may increase (the concave region CR becomes increasingly broader) proceeding further away from the passivation layer **130**. For any level height (vertical distance from the interconnection structure **120**), the width of the concave region CR may be considered as the horizontal distance between outer surfaces of sections **1542** forming the concave region CR. Two widths WCR**1** and WCR**2** of the concave region CR at two different level heights are indicated in FIG. **1**C for illustration purposes. In some embodiments, extending directions of two sections 1542 forming the same concave region CR may converge towards the top surface **120***t* of the interconnection structure **120**. In some embodiments, a material of the second passivation layer **154** may be the same as a material of the first passivation layer **152**. In some embodiments, the first passivation layer **152** and the second passivation layer **154** may be made of silicon oxide. In some embodiments, the second passivation layer **154** may be formed by high-density plasma chemical vapor deposition (HDP-CVD). During the HDP-CVD process, deposition of a new material may be in competition with etching of previously loosely deposited material. In some embodiments, it is possible that the loosely deposited material may be sputtered off by reactive ions or radicals formed during the HDP-CVD process. In some embodiments, a competition between the deposition of the new material and the etching of the loosely deposited materials may result in different thickness of different sections 1541-1543 of the second passivation layer **154** as described above. In some embodiments, as shown in FIG. **1**C, portions of the first passivation layer **152** may also be removed. For example, portions of the first passivation layer **152** may be removed such that the edges of the first passivation layer **152** may be smoothed during the formation of the second passivation layer **154**. In some embodiments, the HDP-CVD process may be conducted at a temperature in the range from 300° C. to 450° C. [0020] Referring to FIG. 1D, a third passivation precursor layer 156a may be formed over the second passivation layer **154**. In some embodiments, a material of the third passivation precursor layer **156***a* may be the same as the material of the second passivation layer **154**. In some embodiments, the third passivation precursor layer **156***a* covers the second passivation layer **154**. In some embodiments, the third passivation precursor layer **156***a* extends over the conductive pads **140** and fills the concave region CR. In some embodiments, with the aid of the second passivation layer **154**, no gaps (vacuum sacks) is formed in the concave region CR during formation of the third passivation precursor layer **156***a*. That is, the concave region CR is completely filled by the third passivation precursor layer **156***a*. In some embodiments, a material of the third passivation precursor layer **156***a* may be different from a material of the first passivation layer **152**. In some alternative embodiments, the material of the third passivation precursor layer **156***a* may be the same as the material of the first passivation layer **152**. In some embodiments, the material of the third passivation precursor layer **156***a* includes silicon oxide. In some embodiments, the third passivation precursor layer **156***a* may be formed by CVD, or the like. In some embodiments, the third passivation precursor layer **156***a* is formed to have a thickness T**1**.

[0021] Referring to FIG. **1D** and FIG. **1E**, a third passivation layer **156** is formed from the third passivation precursor layer **156***a*. In some embodiments, the thickness T**1** of the third passivation precursor layer **156** is reduced to a thickness T**2** of the third passivation layer **156** by, for example, a planarization process. In some embodiments, the planarization process includes a mechanical grinding process, a chemical mechanical polishing (CMP) process, or the like. In some embodiments, the thickness T**2** of the third passivation layer **156** is about one half of the thickness T**1** of the third passivation precursor layer **156***a*. As illustrated in the process above, stacked passivation layers **152**, **154**, **156** are formed by alternating high-density plasma chemical vapor deposition processes (e.g., for the formation of the second passivation layer **154**) with chemical vapor deposition processes other than high-density plasma chemical vapor deposition processes (e.g., for the formation of the first and third passivation layers **152**, **156**). In some embodiments, more or fewer passivation layers than the ones illustrated in FIG. **1E** may be included. In some embodiments, passivation layers formed with HDP-CVD are alternately stacked with passivation layers formed with other deposition techniques than HDP-CVD (e.g., other CVD techniques excluding HDP-CVD).

[0022] Referring to FIG. 1F, bonding vias 160 and a bonding layer 170 are formed. The bonding vias **160** penetrate through the passivation layers **152**, **154**, and **156** to establish electrical connection with the patterned conductive layers **124** of the interconnection structure **120**. In some embodiments, although not shown in FIG. 1F, some of the bonding vias 160 may be disposed on the conductive pads **140**. The bonding layer **170** is disposed on the third passivation layer **156** and the bonding vias **160**. In some embodiments, the bonding layer **170** includes a dielectric bonding layer **172** and bonding pads **174** interspersed in the dielectric bonding layer **172**. In some embodiments, at least some of the bonding pads 174 are disposed over the bonding vias 160, and are electrically connected to the interconnection structure **120** via the bonding vias **160**. [0023] A method of producing the bonding vias **160** and the bonding layer **170** is not particularly limited. In some embodiments, the bonding vias **160** and the bonding pads **174** may be formed via a dual damascene process. For example, the dielectric bonding layer **172** may be formed on the third passivation layer **156**, trenches and via holes (not shown) may be opened (not necessarily in the recited order) by removing portions of the dielectric bonding layer 172, the passivation layers 152, 154, 156, and the protective layer 130, and a conductive material (not shown) may be disposed in the trenches and via holes to form the bonding pads 174 and the bonding vias 160, respectively. In some embodiments, the bonding vias **160** and the bonding pads **174** are formed by simultaneously filling via holes and overlying trenches (not shown), to which the via holes are connected. In some alternative embodiments, the bonding vias **160** may be formed before the dielectric bonding layer **172**. In some embodiments, a width of a bonding pad **174** may be greater than a width of the underlying bonding via **160**. In some embodiments, the bonding vias **160** and the bonding pads **174** include the same material. Materials for the bonding vias **160** and the bonding pads 174 are, for example, aluminum, titanium, copper, nickel, tungsten, or alloys thereof. [0024] Referring to FIG. **1**F and FIG. **1**G, a singulation step is performed to separate the individual semiconductor dies **100**, for example, by cutting through the semiconductor wafer W along the cutting lines C-C arranged between individual die units DU. In some embodiments, the singulation process typically involves performing a wafer dicing process with a rotating blade and/or a laser beam. Following singulation, individual semiconductor dies 100 may be produced from the semiconductor wafer W.

[0025] As illustrated in FIG. **1**G, the semiconductor die **100** includes the semiconductor substrate **110**, the interconnection structure **120**, one or more conductive pads **140**, the passivation layers **152**, **154**, **156**, and the bonding layer **170**. In some embodiments, TSVs **112** are formed within the semiconductor substrate **110**. The protective layer **130** is disposed over the interconnection structure **120**, and the conductive pads **140** is disposed over the protective layer **130**. The conductive pads **140** are directly in contact with the interconnection structure **120** to establish

electrical connection. The bonding layer **170** is disposed over the third passivation layer **156** and includes a dielectric bonding layer **172** and bonding pads **174**. At least some of the bonding pads **174** are electrically connected to the interconnection structure **120** or the conductive pads **140** by the bonding vias **160**. The bonding vias **160**, which extends from the bonding layer **170** to the conductive pads **140** or the interconnection structure **120**, penetrate through the passivation layers **152**, **154**, **156** and, possibly, the protective layer **130**. In some embodiments, a surface **170***a* of the bonding layer **170** further away from the third passivation layer **156** may be referred to as an active surface AS1 of the semiconductor die 100. As shown in FIG. 1G, the top surfaces of the bonding pads 174 and the top surface of the dielectric bonding layer 172 are substantially located at the same level height to provide an appropriate active surface AS1 for hybrid bonding. In some embodiments, a surface **110***b* of the semiconductor substrate **110** opposite to the interconnection structure **120** may be referred to as a backside surface BS**1** of the semiconductor wafer W. [0026] The first passivation layer **152** is conformally disposed over the protective layer **130** to cover the conductive pads **140**. Corners of the first passivation layer **152** may be smoothed as a result of the formation of the second passivation layer **154**. The second passivation layer **154** is disposed over the first passivation layer **152**. The second passivation layer **154** includes sections **1541**, **1542**, **1543** having different thicknesses. The sections **1542** and the intervening section **1541** joining the two facing sections **1542** form a concave region CR in between the two conductive pads **140**. In some embodiments, each of the sections **1542** may be inclined at an angle a measured with an extending direction of the section **1541**. That is, the inclination angle a may be considered as an included angle between the section **1541** and one of the sections **1542** joined to the first section **1541**. In some embodiments, the inclination angle a may be measured between an outer surface of the section **1542** and an outer surface of the first section **1541**, and may be referred as an included angle. In some embodiments, the outer surface of the section **1542** (the surface facing away from the conductive pads **140**) may be substantially straight (has a substantially constant slope until the section **1542** reaches a level height of the section **1543** extending on the top surface **140***t* of the conductive pad **140**). In the embodiments in which the outer surface of the section **1542** is substantially straight, the inclination angle a may be measured anywhere along the section 1542. However, the disclosure is not limited thereto. In some alternative embodiments, the slope of the outer surface of the section 1542 may vary, in which the inclination angle a is measured between a line tangent to the outer surface of the section **1542** at the joint with the section **1541**. In some embodiments, the inclination angle a of the sections **1542** may independently be in the range from 100° to 120°. Furthermore, the inclination angles a of the two sections **1542** forming the same concave region CR may be the same, but the disclosure is not limited thereto. In some alternative embodiments, the inclination angles a of two sections **1542** forming the same concave region CR are different. In some embodiments, each concave region CR broadens moving away from the interconnection structure **120**. That is, the outer surfaces of two sections **1542** forming the given concave region CR converge towards the interconnection structure **120** and diverge towards the bonding layer **170**. In some embodiments, the shape, the thickness, and the overall profile of the second passivation layer **154** may be determined by the process parameter when conducting the HDP-CVP process to form the second passivation layer **154**. [0027] The third passivation layer **156** is disposed over the second passivation layer **154**, the

interconnection structure **120**, and the conductive pads **140**. In some embodiments, the third passivation layer **156** fills the concave region CR. In some embodiments, the profile of the concave region CR facilitates gapless formation of the third passivation layer **156**. That is, because of the profile obtained for the second passivation layer **154** during the HDP-CVD process, subsequent deposition of the third passivation layer **156** may be free from defects. For examples, a number of vacuum gaps formed in the third passivation layer **156** may be reduced or eliminated with respect to the case in which the second passivation layer **154** is not included or, in some embodiments, is not formed with an HDP-CVD process. Satisfactory gap filling capability can be achieved even

when an aspect ratio D/H140 of the distance D separating opposite side surfaces 140S of two adjacent conductive pads to the height H**140** of the conductive pads **140** above the protective layer **130** is less than 3. In some embodiments, the height H**140** of the conductive pad **140** is measured as the distance between the top surface **140***t* of the conductive pad **140** and the top surface of the protective layer **130**. In some embodiments, two adjacent conductive pads **140** may have different heights. Under this scenario, the greater of the two measured heights is taken as the height H140 to determine the aspect ratio of the intervening concave region CR. In some embodiments, good filling capability can be achieved for an aspect ratio D/H140 as low as 0.65. In other words, with the aid of the second passivation layer **156**, the top surface of the third passivation layer **156** may be a substantially flat surface. Therefore, the bonding layer **170** may be formed on a flat surface, thereby eliminating the possibility of trace/pad breakage in the bonding layer **170**. As such, inclusion of the second passivation layer **154** formed with an HDP-CVD process results in increased reliability and reduced failure rate for the semiconductor dies 100, thus enhancing the yield of the manufacturing process and reducing the unitary production cost. In some embodiments, the stacked passivation layers **152**, **154**, **156** may be collectively referred to as a composite passivation structure **150**.

[0028] FIG. 2 is a schematic enlarged view of a region A of the semiconductor die **100** in FIG. **1**G. It should be noted that in FIG. 2, different reference numerals are used for similar elements for ease of reference (e.g., conductive pads **1401** and **1402**), without necessarily implying distinction between the referred parts. As illustrated in FIG. 2, the conductive pads **1401** and **1402** may be coated by the first passivation layer **152**. The first passivation layer **152** is disposed in a substantially conformal manner over the conductive pads **1401** and **1402**. The second passivation layer **154** covers the first passivation layer **152**. A concave region CR is formed between adjacent conductive pads **1401** and **1402**. As shown in FIG. 2, in some embodiments, the slope of the sections **1542**A and **1542**B of the second passivation layer **154** may change. That is, the sections **1542**A and **1542**B may have a curved profile, rather than a straight profile. As a result, the interface between the sections **1542**A and **1542**B of the second passivation layer **154** and the third passivation layer **156** formed on the second passivation layer **154** may be curved. As illustrated in FIG. **2**, the section **1542**A extends over the conductive pad **1401**, the section **1542**B extends over the conductive pad **1402**, and the sections **1542**A and **1542**B may be connected by the section **1541** of the second passivation layer **154**.

[0029] The third passivation layer **156** is disposed on the second passivation layer **154**. In some embodiments, as illustrated in FIG. **2**, the third passivation layer **156** may include multiple portions **1561**, **1562**, **1563**. For example, the first portion **1561** is deposited over the section **1542**A of the second passivation layer **154**, the second portion **1562** is deposited over the section **1541** of the second passivation layer **154**, and the third portion **1561** and **1562** may grow from the surface of the corresponding underlying sections **1542**A or **1542**B. The portion **1561** and the portion **1562** may encounter at an interface IN**1**. The portions **1561** and **1562** may encounter to form a shallower concave region CR' which may be filled by one or more additional passivation layers or portions thereof (e.g., portion **156**' in FIG. **2**).

[0030] In some embodiments, the third portion **1563** may have a substantially triangular shape pointing away from the interconnection structure **120**, with a base disposed on the section **1541**. In some embodiments, the third portion **1563** has an interface IN**2** with the first portion **1561** and an interface IN**3** with the second portion **1561**. In some embodiments, the three interfaces IN**1**, IN**2**, and IN**3** encounters at a same point P. In some embodiments, the shape of the portions **1561**, **1562**, **1563** is determined by the profile of the second passivation layer **154** and the conditions used for the formation of the third passivation layer **156**. It should be noted that the configuration shown in FIG. **2** is merely an illustration. In some alternative embodiments, the interfaces IN**1**, IN**2**, and IN**3** may not be visible.

[0031] FIG. **3**A to FIG. **3**E are schematic cross-sectional views illustrating a manufacturing process of a semiconductor package **10** in accordance with some embodiments of the disclosure. Referring to FIG. 3A, a semiconductor wafer W2 is provided. The semiconductor wafer W2 may include one or more semiconductor dies **200** formed therein, corresponding to different portions of the semiconductor wafer W2. The semiconductor wafer W2 and the semiconductor dies 200 may be respectively similar to the semiconductor wafer W and the semiconductor dies **100** described above, so the detailed description thereof is omitted herein. In some embodiments, each semiconductor die **200** includes a semiconductor substrate **210**, an interconnect structure **220**, conductive pads **240**, a passivation layer **250**, bonding vias **260** and a bonding layer **270**. The bonding layer **270** includes a dielectric bonding layer **272** and bonding pads **274**. In some embodiments, the passivation layer **250** may be a composite passivation structure which is similar to the composite passivation structure **150** of the semiconductor die **100**. As illustrated in FIG. **3**A, top surfaces of the dielectric bonding layer 272 and the bonding pads 274 may be collectively referred to as an active surface AS2 of the semiconductor die 200. As shown in FIG. 3A, the top surface of the dielectric bonding layer 272 and the top surfaces of the bonding pads 274 are substantially located at the same level height to provide an appropriate active surface AS2 for hybrid bonding.

[0032] Referring to FIG. 3A, semiconductor dies (upper dies) **100** are provided on the active surfaces AS**2** of the semiconductor dies **200**. In some embodiments, multiple semiconductor dies **100** are disposed on a single semiconductor die **200**. The semiconductor dies **100** disposed on a same semiconductor die **200** may be of the same type or perform the same function, but the disclosure is not limited thereto. In some alternative embodiments, the semiconductor dies **100** disposed on a same semiconductor die **200** may be different from each other, or perform different functions.

[0033] In some embodiments, the semiconductor dies **100** may be dies capable of performing storage function. For example, each of the semiconductor dies **100** may independently be a Dynamic Random Access Memory (DRAM), a Resistive Random Access Memory (RRAM), a Static Random Access Memory (SRAM), or the like. However, the disclosure is not limited thereto. In some alternative embodiments, one or more of the semiconductor dies **100** may independently be a Central Process Unit (CPU) dies, a Graphic Process Unit (GPU) dies, a Field-Programmable Gate Array (FPGA), or the like.

[0034] As illustrated in FIG. **3**A, the semiconductor dies **100** are bonded to the semiconductor dies **200**. In some embodiments, the semiconductor dies **100** may be bonded to the semiconductor dies **200** through a hybrid bonding process. In some embodiments, a temperature of the hybrid bonding process ranges from about 200° C. to about 300° C. In some embodiments, the semiconductor dies **100** may be picked-and-placed onto the active surfaces AS2 of the semiconductor dies **200** such that the semiconductor dies **100** are electrically connected to the semiconductor dies **200**. In some embodiments, the semiconductor dies 100 are placed such that the active surfaces AS1 of the semiconductor dies **100** are in contact with the active surfaces AS**2** of the semiconductor dies **200**. Furthermore, the bonding pads **174** of the semiconductor dies **100** are substantially aligned and in direct contact with the corresponding bonding pads **274** of the semiconductor dies **200**. For example, the dielectric bonding layer 172 is directly in contact with the dielectric bonding layer 272, and the bonding pads 174 are directly in contact with the bonding pads 274. In some embodiments, the semiconductor dies **100** cover only some of the bonding pads **274**. That is, even after placements of the semiconductor dies **100**, some bonding pads **274** may be left exposed. In some embodiments, to facilitate the hybrid bonding between the semiconductor dies **100** and the semiconductor dies **200**, surface preparation for the bonding surfaces (i.e. the active surfaces AS1 and the active surfaces AS2) of the semiconductor dies **100** and the semiconductor wafer W2 may be performed. The surface preparation may include surface cleaning and activation, for example. Surface cleaning may be performed on the active surfaces AS1, AS2 to remove particles on the

bonding surfaces of the bonding pads **174** and **274** and the bonding surfaces of the dielectric bonding layers **172** and **272**. In some embodiments, the active surfaces AS**1**, AS**2** may be cleaned by wet cleaning, for example.

[0035] After cleaning the active surfaces AS1 and AS2, activation of the bonding surfaces of the dielectric bonding layers **172** and **272** may be performed for development of high bonding strength. For example, plasma activation may be performed to treat the bonding surfaces of the dielectric bonding layers 172 and 272. When the activated bonding surfaces of the dielectric bonding layers 172 and 272 are in contact with each other, the dielectric bonding layers 172 and 272 are prebonded. After pre-bonding the semiconductor dies **100** onto the semiconductor dies **200**, a hybrid bonding step is performed. The hybrid bonding step may include a thermal treatment for dielectric bonding and a thermal annealing for conductor bonding. In some embodiments, the thermal treatment for dielectric bonding is performed to strengthen the bonding between the dielectric bonding layer 172 and the dielectric bonding layer 272. After performing the thermal treatment for dielectric bonding, the thermal annealing for conductor bonding is performed to facilitate the bonding between the bonding pads 174 and 274. In some embodiments, the process temperature of the thermal annealing for conductor bonding is higher than that of the thermal treatment for dielectric bonding. After performing the thermal annealing for conductor bonding, the dielectric bonding layer 172 is bonded to the dielectric bonding layer 272, and the bonding pads 174 are bonded to the underlying bonding pads **274**. As such, the upper dies (e.g., the semiconductor die **100**) are hybrid bonded to the semiconductor dies **200**.

[0036] Referring to FIG. 3B, a filling process is performed to form a precursor encapsulant **400***a* over the semiconductor wafer W2 to encapsulate the semiconductor dies 100. In some embodiments, the precursor encapsulant **400***a* may be formed so as to fill gaps between the semiconductor dies **100** over the semiconductor wafer W**2**. In some embodiments, the precursor encapsulant **400***a* may be formed to be substantially level with the backside surfaces **100***b* of the semiconductor dies **100**. That is, the top surface **400***t* of the encapsulant may be at substantially the same level height as the backside surfaces **100***b*. However, the disclosure is not limited thereto. In some alternative embodiments, the precursor encapsulant **400***a* may cover the backside surfaces **110***b* of the semiconductor dies **100**. In some embodiments, a material of the precursor encapsulant **400***a* includes inorganic materials such as silicon oxide, silicon nitride, or the like. In some alternative embodiments, a material of the precursor encapsulant **400***a* includes a molding compound, a polymeric material, such as polyimide, epoxy resin, acrylic resin, phenol resin, BCB, PBO, a combination thereof, or other suitable polymer-based dielectric materials. In some embodiments, the precursor encapsulant **400***a* may be formed by suitable processes, such as CVD, plasma-enhanced chemical vapor deposition (PECVD), atomic layer deposition (ALD), or the like. [0037] Referring to FIG. 3B and FIG. 3C, in some embodiments, a plurality of conductive vias 300 are formed in the precursor encapsulant **400***a* besides the semiconductor dies **100**. In some embodiments, the conductive vias **300** are formed to surround the semiconductor dies **100** and are attached to the bonding pads **274** not covered by the semiconductor dies **100**. In some embodiments, a plurality of openings (not shown) may be formed in the precursor encapsulant **400***a* to expose some of the bonding pads **274**. Subsequently, a conductive material is filled into the openings. In some embodiments, after filling the conductive material in the openings, a planarization process may be performed to planarize the precursor encapsulant **400***a* and the conductive material, so as to form the encapsulant **400** and the conductive vias **300**. In some embodiments, the planarization of the encapsulant **400** includes performing a mechanical grinding process and/or a chemical mechanical polishing (CMP) process. As illustrated in FIG. 3C, the conductive vias **300** are directly in contact with the bonding pads **274**. In some embodiments, the conductive vias **300** are electrically connected to the interconnection structure **220** by bonding vias **260** disposed below the bonding pads **274** on which the conductive vias **300** are formed. In some embodiments, during the planarization process of the precursor encapsulant **400***a* and the

conductive material, the semiconductor substrate **110** of the semiconductor dies **100** is thinned from an original thickness T3 (shown in FIG. 3B) to a final thickness T4 (shown in FIG. 3C) until the TSVs **112** are exposed. In some embodiments, the thinning of the semiconductor substrates **110** is achieved by performing the planarization process on the backside surfaces BS1. In some embodiments, portions of the conductive vias 300 and the TSVs 112 may also be removed during the thinning or planarization process. In some embodiments, following the planarization process and the thinning process (if performed), the bottom surface **110***b* of the semiconductor substrate **110** and the top surface **400***t* of the encapsulant **400** may be substantially at a same level height (be substantially coplanar). In some embodiments, the conductive vias **300**, the TSVs **112**, the semiconductor substrate **110**, and the encapsulant **400** may substantially reach the same level height. In some embodiments, the conductive vias **300** and the TSVs **112** may slightly protrude with respect to the bottom surfaces **110***b* of the semiconductor substrate **110** and the top surface **400***t* of the encapsulant **400**. As illustrated in FIG. **3**C, the encapsulant **400** laterally encapsulates the semiconductor dies **100** and the conductive vias **300**. In some embodiments, the conductive vias **300** penetrate through the encapsulant **400**. In some embodiments, the dielectric bonding layer **172** of the semiconductor dies **100** and the dielectric bonding layer **272** of the semiconductor dies **200** are in direct contact with the encapsulant **400**. In some embodiments, the dielectric bonding layer 172 is surrounded by the encapsulant 400. With the formation of the encapsulant 400, a reconstructed wafer RW is obtained. In some embodiments, the reconstructed wafer RW includes a plurality of package units PU. In other words, the process may be performed at a reconstructed wafer level, so that multiple package units PU are processed in the form of the reconstructed wafer RW. In FIG. **3**C, a single package unit PU is shown for simplicity. However, the disclosure is not limited thereto. Multiple package units PU may be arranged in an array in the reconstructed wafer RW.

[0038] Referring to FIG. 3D, a redistribution structure **500** is formed over the semiconductor dies **100** and the conductive vias **300**. In some embodiments, the redistribution structure **500** is disposed over the encapsulant **400**. In some embodiments, the redistribution structure **500** includes a dielectric layer **502** and interconnected redistribution conductive layers **504**. The redistribution conductive layers **504** may include a plurality of redistribution conductive patterns. For simplicity, the dielectric layer 502 is illustrated as one single dielectric layer and the redistribution conductive layers **504** are illustrated as embedded in the dielectric layer **502** in the drawings. Nevertheless, from the perspective of the manufacturing process, the dielectric layer **502** may include multiple dielectric layers, and each redistribution conductive layer **504** may be sandwiched between two adjacent dielectric layers. Portions of the redistribution conductive layers **504** may extend vertically within the dielectric layer **502** to establish electrical connection with other overlying or underlying redistribution conductive layers **504**. In some embodiments, a material of the redistribution conductive layers **504** includes aluminum, titanium, copper, nickel, tungsten, combinations thereof, or other suitable conductive materials. The redistribution conductive layers **504** may be formed by, for example, electroplating, deposition, and/or photolithography and etching. In some embodiments, the material of the dielectric layer **502** includes polyimide, epoxy resin, acrylic resin, phenol resin, benzocyclobutene (BCB), polybenzooxazole (PBO), or any other suitable polymerbased dielectric material. The dielectric layer **502**, for example, may be formed by suitable fabrication techniques such as spin-on coating, chemical vapor deposition (CVD), plasmaenhanced chemical vapor deposition (PECVD), or the like. It should be noted that the number of the redistribution conductive layers 504 and the number of the dielectric layers 502 illustrated in FIG. **3**D are merely for illustrative purposes, and the disclosure is not limited thereto. In some alternative embodiments, the number of redistribution conductive layers **504** and the number of dielectric layers **502** may be varied depending on the circuit design. In some embodiments, the redistribution conductive layers **504** physically contact the TSVs **112** and the conductive vias **300** to establish electrical connection with the semiconductor dies **100** and **200**.

[0039] As illustrated in FIG. 3D, a plurality of under-bump metallurgy (UBM) patterns 506 and a plurality of conductive terminals **600** are sequentially formed on the redistribution structure **500**. In some embodiments, the UBM patterns **600** may be formed by the following steps. First, a plurality of contact openings O2 is formed in the topmost dielectric layer **502** of the redistribution structure **500**. The contact openings O2 at least expose portions of the topmost redistribution conductive layer **504**. Then, a seed material layer (not shown) is formed over the topmost dielectric layer **502**. and in the contact openings O2. The seed material layer extends into the contact openings O2 to be in direct contact with the exposed portions of the topmost redistribution conductive layer **504**. In some embodiments, the seed material layer includes a titanium/copper composite layer and is formed by a sputtering process. Then, a mask pattern (not shown) having openings is formed on the seed material layer. The openings of the mask pattern expose the intended location for the subsequently formed UBM patterns **506**. For example, the openings of the mask pattern may expose the seed material layer located inside of the contact openings O2 and the seed material layer in proximity of the contact openings O2. Afterwards, a plating process is performed to form a conductive material layer on the seed material layer exposed by the openings of the mask pattern. In some embodiments, a material of the conductive material layer includes aluminum, titanium, copper, nickel, tungsten, and/or alloys thereof. The mask pattern and the underlying seed material layer are then removed by a stripping process and an etching process. The remaining seed material layer and the conductive material layer then constitute the UBM patterns **506**. In some embodiments, the UBM patterns **506** are electrically connected to the TSVs **212** and the conductive vias **300** through the redistribution conductive layer **504**. As such, the UBM patterns **506** may be electrically connected to the semiconductor dies **100** and **200**.

[0040] In some embodiments, the conductive terminals **600** are disposed on the UBM patterns **506**. In some embodiments, the conductive terminals **600** are attached to the UBM patterns **506** through a solder flux. In some embodiments, the conductive terminals **600** are, for example, solder balls, ball grid array (BGA) balls, or controlled collapse chip connection (C4) bumps. In some embodiments, the conductive terminals **600** include a conductive material with low resistivity, such as Sn, Pb, Ag, Cu, Ni, Bi, or an alloy thereof.

[0041] Referring to FIG. **3**D and **3**E, a singulation process is performed to form a plurality of semiconductor packages **10**. The singulation step is performed to separate the individual semiconductor packages **10**, for example, by cutting through the reconstructed wafer RW along the scribe lines SC arranged between individual package units PU. In some embodiments, the dicing process or the singulation process typically involves dicing with a rotating blade or a laser beam. In other words, the dicing or singulation process is, for example, a laser cutting process, a mechanical cutting process, or other suitable processes.

[0042] It should be noted that although the semiconductor dies **100** and **200** are shown as hybrid bonded in FIG. **3**A to **3**E, the disclosure is not limited thereto. In some alternative embodiments, the semiconductor dies **100** and **200** may be interconnected via a different interconnection schemes (e.g., flip-chip bonded to a redistribution structure or the like). In these embodiments, the configurations of the bonding layers **170** and **270** in the semiconductor dies **100** and **200** may be altered for other suitable bonding structures.

[0043] In some embodiments, the steps illustrated in FIG. **3**A to FIG. **3**E may be referred to as "chip on wafer (CoW) level packaging." As illustrated in FIG. **3**E, the semiconductor dies **100** are stacked on the semiconductor die **200**. In other words, multiple semiconductor dies **100**, **200** are integrated into a single semiconductor package **10**. As such, the semiconductor package **10** may be referred to as a "system on integrated circuit (SOIC) package." In some embodiments, by adapting the steps presented in FIG. **3**A to FIG. **3**E, heterogeneous or homogenous semiconductor components may be effectively integrated into a single semiconductor package with lower cost. For example, known-good-dies may be effectively integrated with a semiconductor wafer or another semiconductor die at a low cost. Furthermore, since the conductive terminals **600** are electrically

connected to the semiconductor dies **100** and the semiconductor die **200** respectively through the TSVs **112** and the conductive vias **300**, shorter electrical paths may be adapted. That is, the signal transmission performance of the semiconductor package **10** may be effectively enhanced. [0044] FIG. **3**F is a schematic cross-sectional view illustrating an electronic device in accordance with some embodiments of the disclosure. Referring to FIG. **3**F, in some embodiments, the semiconductor package **10** may be stacked on a circuit substrate **700** to form an electronic device **20**. In some the circuit substrate **700** may be a motherboard, a printed circuit board, or the like. In some embodiments, the semiconductor package **10** is connected to the circuit substrate **700** through the conductive terminals **600**.

[0045] FIG. 4A to FIG. 4C are schematic cross-sectional views illustrating semiconductor dies 101-103 in accordance with some alternative embodiments of the disclosure. Referring to FIG. 4A, the semiconductor die 101 of FIG. 4A may contain similar components as that of the semiconductor die 100 of FIG. 1G, so the same or similar reference numerals are used to indicate analogous components. A difference between the semiconductor die 101 and the semiconductor die 100 is that on at least one of the conductive pads 140B, a probe mark 142 is formed during testing of the semiconductor die 101. That is, before forming the composite passivation structure 150B, a wafer testing operation (sometimes referred to as wafer final test or circuit probing) was performed, for example, to identify known good dies. The testing procedure resulted in formations of probe marks 142 over the conductive pads 140B used for testing. A height H142 of the probe mark 142 may be in the range between 0.5 micrometers and 1 micrometer.

[0046] In some embodiments, a profile of the first passivation layers **152**B and the second passivation layer **154**B formed over the conductive pads **140**B may be affected by the presence of the probe mark **142**. That is, the first passivation layer **152**B and the second passivation layer **154**B may present vertical protrusions corresponding to the position of the probe mark 140. That is, the first passivation layer **152**B and the second passivation layer **154**B respectively have a peak isomorphic with and over the probe mark **142**. In some embodiments, to ensure planarity of the bonding layer 170, the third passivation layer 156B has at least a thickness H156 on top of the second passivation layer **154** in correspondence of the probe mark **142**. The thickness H**156** may be measured as a distance between opposite outer surfaces of the third passivation layer **156** on top of the probe mark **142**. A height H**142** of the probe mark **142** may be a protruding height of the probe mark **142** with respect to a top surface **140***t* of the conductive pad **140**. A ratio of the thickness H**156** to the height H**142** may be in the range from 1.5 to 6. In some embodiments, when the thickness H**156** of the third passivation layer **156**B on top of the probe mark **142** is equal to or greater than 0.3 micrometers, satisfactory planarity of the bonding layer **170** can be achieved, as well as good gap filling capability in the concave region CR adjacent to where the probe mark 142 is formed.

[0047] Referring to FIG. 4B, the semiconductor die 102 of FIG. 4B may contain similar components as that of the semiconductor die 100 of FIG. 1G, so the same or similar reference numerals are used to indicate analogous components. A difference between the semiconductor die 102 and the semiconductor die 100 is that a protective layer 132 is formed over the protective layer 130 in the semiconductor die 102. In some embodiments, the protective layer 132 extends over the conductive pads 140. That is, the conductive pads 140 is sandwiched between portions of the protective layer 132 and portions of the protective layer 130. When the protective layer 132 extends above the conductive pads 140, the protective layer 132 includes openings O3 exposing at least a portion of each conductive pad 140. That is, the protective layer 132 covers the side surfaces 140S of the conductive pads 140 and a portion of the top surfaces 140t. In some embodiments, the profiles of the first passivation layer 152C and the second passivation layer 154C formed over the protective layer 132 may present depressions in correspondence of the openings O3. That is, a top surface of the first passivation layer 152C over the protective layer 132 is located at a level height higher than the top surface of the first passivation layer 152C over the openings O3. In some

embodiments, a ratio of the width WO3 of the openings O3 to the thickness T132 of the protective layer 132 is equal to or greater than 20. For example, the width WO3 of the openings O3 may be greater than 30 micrometers while the thickness T132 of the protective layer 132 may range between 0.7 micrometers and 1.5 micrometers. When the ratio WO3/T132 falls in said range, optimal gap filling capability can be ensured for the subsequently formed passivation layers 152C, 154C, 156 C. The thickness T132 is taken as the distance (in a vertical direction) between opposite surfaces of the second protective layer 132 on top of the conductive pad 140. The width WO3 is taken as the distance (in a horizontal direction) between two facing surfaces of the protective layer 132 on top of the conductive pads 140. In some embodiments, a ratio of a thickness H156C of the third passivation layer 156C above the openings O3 to the thickness T132 of the protective layer 132 on top of the conductive pad is in the range from 0.2 to 4.3, so as to ensure planarity of the bonding layer 170. For example, the thickness H156C may range between 0.3 micrometers and 3 micrometers while the thickness T132 may range between 0.7 micrometers and 1.5 micrometers. In some embodiments, the thickness H156C is measured as the distance between opposite surfaces of the third passivation layer 156 extending above a given opening O3.

[0048] In some embodiments, the protective layer **132** may be formed with similar materials and processes as described for the protective layer **130**. In some embodiments, both the protective layer **130** and the protective layer **132** may present a multilayered structure, with layers of different materials stacked on top of each other. For examples, the protective layer **130** and the protective layer 132 may both include stacked layers (not shown) of a first material and a second material. In these embodiments, the contacting layers of the protective layer 130 and the protective layer 132 may be made of the same material. For example, if each of the protective layer **130** and the protective layer 132 includes one layer of a first material and one layer of a second material, the two layers of a second material may be disposed adjacent to each other, in a sequence first material-second material-second material-first material. For example, if the first material is silicon oxide and the second material is silicon nitride, the protective layer **130** may include one first layer of silicon oxide disposed directly on top of the interconnection structure **120**, and one first layer of silicon nitride disposed on top of the first layer of silicon oxide. On the other hand, the protective layer 132 would include one second layer of silicon nitride disposed on the first layer of silicon nitride, and one second layer of silicon oxide disposed on the second layer of silicon nitride. [0049] Referring to FIG. 4C, the semiconductor die 103 of FIG. 4C may contain similar components as that of the semiconductor die **100** of FIG. **1**G, so the same or similar reference numerals are used to indicate analogous components. A difference between the semiconductor die **103** and the semiconductor die **100** is that the first passivation layer **152**D includes a first sub-layer 152D1 and a second sub-layer 152D2 and the second passivation layer 154D includes a first sublayer **154**D**1** and a second sub-layer **154**D**2**. In some embodiments, the sub-layers are alternately stacked. For example, the first sub-layer **152**D**1**, the first sub-layer **154**D**1**, the second sub-layer 152D1, and the second sub-layer 152D2 are sequentially stacked on each other. In some embodiments, the semiconductor die 103 has passivation layers 152D1 and 152D2 formed, for example, via CVD, alternately stacked with passivation layers 154D1 and 154D2 formed via HDP-CVD. In some embodiments, the presence of additional passivation layers may enhance the gapfilling capability of the fabrication process, reducing the occurrence of defects and increasing the overall yield. In some embodiments, the semiconductor die **103** further includes additional bonding vias **162** electrically connecting the conductive pads **140** to some of the bonding pads **174**. That is, in some embodiments, the conductive pads 104 are used to enhance electrical connection of the semiconductor die 103.

[0050] In accordance with some embodiments of the disclosure, a semiconductor die includes a semiconductor substrate, an interconnection structure, conductive pads, a first passivation layer, and a second passivation layer. The interconnection structure is disposed on the semiconductor substrate. The conductive pads are disposed over and electrically connected to the interconnection

structure. The first passivation layer and the second passivation layer are sequentially stacked on the conductive pads. The first passivation layer and the second passivation layer fill a gap between two adjacent conductive pads. The first passivation layer includes a first section and a second section. The first section extends substantially parallel to a top surface of the interconnection structure. The second section faces a side surface of one of the conductive pads. Thicknesses of the first section and the second section are different.

[0051] In accordance with some embodiments of the disclosure, a semiconductor package includes a first semiconductor die and a second semiconductor die. The first semiconductor die includes a semiconductor substrate, an interconnection structure, conductive pads, and a composite passivation structure. The interconnection structure is disposed on the semiconductor substrate. The conductive pads are disposed beside each other on the interconnection structure. The composite passivation structure covers the conductive pads. The composite passivation structure includes a first passivation layer, a second passivation layer, and a third passivation layer. The first passivation layer is conformally disposed over the conductive pads. The second passivation layer is disposed on the first passivation layer. The second passivation layer has a first section and second sections connected to the first section. The first section and the second sections are located between two adjacent conductive pads. An extending direction of the first section is substantially parallel to a top surface of the interconnection structure. Extending directions of the second sections converge toward the top surface of the interconnection structure. The third passivation layer covers the second passivation layer. The second semiconductor die is disposed on and electrically connected to the first semiconductor die.

[0052] In accordance with some embodiments of the disclosure, a manufacturing method of a semiconductor die includes at least the following steps. A semiconductor wafer is provided. The semiconductor wafer has an interconnection structure and conductive pads. A composite passivation structure is formed on the semiconductor wafer to fill in a gap between two adjacent conductive pads. The composite passivation structure is formed by alternating high-density plasma chemical vapor deposition processes with chemical vapor deposition processes. A bonding layer is formed over the composite passivation structure.

[0053] The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

#### **Claims**

- 1. A semiconductor die, comprising: an interconnection structure; a first conductive pad and a second conductive pad arranged side by side and electrically connected to the interconnection structure; and a first passivation layer and a second passivation layer sequentially stacked on the first conductive pad and the second conductive pad, wherein the second passivation layer comprises: a first section extending between the first conductive pad and the second conductive pad along a horizontal direction; and a second section connected to the first section and extending along a first direction nonparallel to the horizontal direction, wherein a thickness of the first section is different from a thickness of the second section.
- **2.** The semiconductor die of claim 1, wherein an included angle between the first section and the second section ranges between 100° and 120°.
- 3. The semiconductor die of claim 1, further comprising a protective layer disposed between the

interconnection structure and the first passivation layer and between portions of the conductive pads and the first passivation layer, wherein the protective layer partially covers the conductive pads and has openings partially exposing top surfaces of the conductive pads.

- **4.** The semiconductor die of claim 3, wherein the second passivation further comprises a third section extending over the conductive pads and the protective layer, and a top surface of the third section of the first passivation layer over the protective layer is located at a level higher than the top surface of the third section of the first passivation layer over the openings.
- **5.** The semiconductor die of claim 1, wherein the second passivation further comprises a third section extending along a second direction nonparallel to the horizontal direction.
- **6.** The semiconductor die of claim 5, wherein the first direction and the second direction converge toward the first section.
- 7. The semiconductor die of claim 5, further comprising a third passivation layer stacked on the second passivation layer, wherein the third passivation layer comprises a portion located between the second section and the third section, and a width of the portion of the third passivation layer along the horizontal continuously decreases toward the interconnection structure.
- **8**. A semiconductor package, comprising: a first semiconductor die, comprising: an interconnection structure; conductive pads disposed beside each other on the interconnection structure; and a composite passivation structure covering the conductive pads, comprising: a first passivation layer conformally disposed over the conductive pads; and a second passivation layer disposed on the first passivation layer, wherein the second passivation layer comprises a first section and second sectionsconnected to the first section, the first section extends along a horizontal direction, one of the second sections faces a side surface of one of the two adjacent conductive pads, another one of the second sections faces a side surface of another one of the two adjacent conductive pads, and a distance between the one of the second sections and the another one of the second sections along the horizontal direction continuously decreases toward the interconnection structure; and a second semiconductor die disposed on and electrically connected to the first semiconductor die.
- **9**. The semiconductor package of claim 8, wherein at least one of the conductive pads has a probe mark protruding from a top surface of the at least one of the conductive pads, and the first passivation layer and the second passivation layer respectively have a peak isomorphic with and over the probe mark.
- **10**. The semiconductor package of claim 8, wherein an included angle between the first section and the one of the second sections ranges between 100° and 120°, and an included angle between the first section and the another one of the second sections ranges between 100° and 120°.
- **11.** The semiconductor package of claim 8, wherein the one of the second sections extends along a first direction nonparallel to the horizontal direction, and the another one of the second sections extends along a second direction nonparallel to the horizontal direction.
- **12**. The semiconductor package of claim 11, wherein the first direction and the second direction converge toward the first section.
- **13**. The semiconductor package of claim 8, wherein the composite passivation structure further comprises a third passivation layer covering the second passivation layer.
- **14.** The semiconductor package of claim 13, wherein the third passivation layer includes a first portion disposed over the first section of the second passivation layer and second portions respectively disposed over the corresponding second sections of the second passivation layer, and the first portion of the third passivation layer has a triangular shape pointing away from the interconnection structure.
- **15**. A semiconductor package, comprising: a first semiconductor die encapsulated by an encapsulant, and comprising: an interconnection structure; conductive pads disposed beside each other on the interconnection structure; and a composite passivation structure covering the conductive pads, comprising: a first passivation layer comprising a first section and second sections connected to the first section, an extending direction of the first section is substantially parallel to a

top surface of the interconnection structure, one of the second sections faces a side surface of one of the conductive pads, another one of the second sections faces a side surface of another one of the conductive pads; and a second passivation layer covering the first passivation layer, wherein the second passivation layer comprises a first portion disposed over the one of the second sections, a second portion disposed over the another one of the second sections, and a third portion disposed over the first section, and the third portion has a triangular shape pointing away from the interconnection structure; and a second semiconductor die disposed on the first semiconductor die and the encapsulant.

- **16**. The semiconductor package of claim 15, wherein at least one of the conductive pads has a probe mark protruding from a top surface of the at least one of the conductive pads, and the first passivation layer has a peak isomorphic with and over the probe mark.
- **17**. The semiconductor package of claim 15, wherein the one of the second sections extends along a first direction nonparallel to the extending direction, and the another one of the second sections extends along a second direction nonparallel to the extending direction.
- **18**. The semiconductor package of claim 17, wherein the first direction and the second direction converge toward the first section.
- **19**. The semiconductor package of claim 15, further comprises a redistribution structure disposed on the first semiconductor die and the encapsulant, and the first semiconductor die is disposed between the second semiconductor die and the redistribution structure.
- **20**. The semiconductor package of claim 19, further comprises conductive vias disposed in the encapsulant and connecting the redistribution structure with the second semiconductor die.