# GPU-Accelerated High-Level Synthesis for Bitwidth Optimization of FPGA Datapaths

Nachiket Kapre, Ye Deheng nachiket@ieee.org

Tool support —







- GPUs can help us accelerate FPGA CAD
  - specifically, bitwidth optimization
  - reformulated as semi "brute-force" evaluation

- GPUs can help us accelerate FPGA CAD
  - specifically, bitwidth optimization
  - reformulated as semi "brute-force" evaluation
- DUMB + clever approach

- GPUs can help us accelerate FPGA CAD
  - specifically, bitwidth optimization
  - reformulated as semi "brute-force" evaluation
- DUMB + clever approach
- Idea:
  - (1) Use CPU heuristic to narrow search space,
  - (2) deploy GPUs when single-shot feasible.





[FCCM 2012] FX-SCORE — 70% less area



[FCCM 2013] — 4x less area



[FCCM 2014] Mix-FXSCORE— 43% less area





- Typical bitwidth optimization challenge:
  - 1K-tap FIR filter design
  - simulate various conditions ~1e<sup>5</sup> test vector
  - 40 days of CPU runtime



- Typical bitwidth optimization challenge:
  - 1K-tap FIR filter design
  - simulate various conditions ~1e<sup>5</sup> test vector
  - 40 days of CPU runtime

#### Outline

- Bitwidth Optimization Review
  - Parallelism outlook
- GPU Parallelisation
  - CPU-assisted pruning
- Quick-and-dirty HLS
- Experimental Validation
- Outlook

#### Bitwidth Optimization Parallel Potential

#### Outline of algorithm

#### • 1. Interval Analysis

- Identify range [min,max] per variable
- One-time pre-processing

#### 2. Iterative optimization

- a. Assign precisions to variables
- b. Estimate error based on interval and precision
- c. Optimize/Loop until error meets threshold

























Propagate the intervals step-by-step through DFG



- Propagate the intervals step-by-step through DFG
- IA Pessimistic does not generate tight bounds



- Propagate the intervals step-by-step through DFG
- IA Pessimistic does not generate tight bounds
- Loose bounds larger-than-reqd bitwidths



- Propagate the intervals step-by-step through DFG
- IA Pessimistic does not generate tight bounds
- Loose bounds larger-than-reqd bitwidths
- CPUs affine arithmetic (AA), include correlations between inputs — explosion in error terms!



- Propagate the intervals step-by-step through DFG
- IA Pessimistic does not generate tight bounds
- Loose bounds larger-than-reqd bitwidths
- CPUs affine arithmetic (AA), include correlations between inputs — explosion in error terms!
- GPUs sub-interval analysis (Sub-IA)

#### Sub-Interval Analysis





#### Sub-Interval Analysis



#### Sub-Interval Analysis



- (1) Tighter bounds than plain IA
- (2) Exponential threads with splits
- (3) Completely parallel!

## Input Intervals Interval Analysis Optimization Estimate Error, Cost Bitwidths

#### Error+Cost models



#### Error+Cost models

 Iterative optimization — searches through multiple candidates, refines/improves solution



#### Error+Cost models

- Iterative optimization searches through multiple candidates, refines/improves solution
- At each evaluation, must calculate
  - choose bitwidth assignments/variable
  - relative/absolute error at each variable/output
  - physical cost of mapping to FPGA

#### Idea



#### Idea



# Idea



## Idea





Tight Intervals



Tight Intervals Bitwidth Assignment



Tight Intervals Bitwidth Assignment Error Estimates





Bitwidth Assignment





Bitwidth Assignment Resource Prediction



# Parallel Explore











# Parallel Explore



- (1) Evaluate multiple combinations of bitwidths
- (2) Common dataflow propagate/evaluate pattern

# GPU Architecture Parallel Potential



- Can run thousands of threads in parallel
  - Each thread do lightweight tasks
  - Suitable for high-throughput computing



- Can run thousands of threads in parallel
  - Each thread do lightweight tasks
  - Suitable for high-throughput computing
- NVIDIA Tesla K20
  - 26K threads
  - 5G RAM



- Can run thousands of threads in parallel
  - Each thread do lightweight tasks
  - Suitable for high-throughput computing
- NVIDIA Tesla K20
  - 26K threads
  - 5G RAM
- Common dataflow evaluation pattern







- Three core GPU-accelerated kernels
  - sub-interval analysis
  - error propagation
  - resource evaluation



- Three core GPU-accelerated kernels
  - sub-interval analysis
  - error propagation
  - resource evaluation
- Common operation: graph traversal
  - updating state per variable/node



- Three core GPU-accelerated kernels
  - sub-interval analysis
  - error propagation
  - resource evaluation
- Common operation: graph traversal
  - updating state per variable/node
- Parallelize to match GPU potential, and application requirement..

```
_device__ void add_range(...)
 double t1 = x1+y1;
 double t2 = x0+y0;
 *high=max(t1,t2);
 *low=min(t1,t2);
__device__ void add_error(...)
 double max = (e1>=e2)?e1:e2;
 if (e3 > max)
     *error = e3 + e1 + e2;
 else
      *error = e2 + e1;
 device__ void add_area(...)
 *area = (x1>x2)?x1:x2;
```

# Example CUDA code

- Bulk of the work performed by leaflevel CUDA functions
- Example for fixed-point addition
- Range: inputs [x0,y0] and [x1,y1], compute output [high, low]
- Error: errors e1, and e2 (inputs) and e3 (depends on bitwidth of add)
- Area: approximate larger of two input precisions to lookup LUTs, DSPs, BRAMs

#### K20 GPU vs i5-4570 Ideal Performance

| Kernel                                               | Speedup      |             |     |              |              |
|------------------------------------------------------|--------------|-------------|-----|--------------|--------------|
|                                                      | add          | mult        | div | $\exp$       | log          |
| Range analysis Error propagation Resource estimation | $246 \times$ | $80 \times$ |     | $261 \times$ | $297 \times$ |



Cannot enumerate any reasonable solution space, even with 100x speedups

 16 variables, 8 choices/var — 8<sup>16</sup>
 (200 peta combinations)



- Cannot enumerate any reasonable solution space, even with 100x speedups
   — 16 variables, 8 choices/var 8<sup>16</sup>
  - 16 variables, 8 choices/var 8<sup>16</sup> (200 peta combinations)
- 2. Limited DRAM capacity on GPU card
  - cannot "store" all solutions!
  - 16 variables, 32b range/var/ combination, 4 values/variable
    (2—3M combinations feasible)



#### Algorithm 1: Search Space Pruning Heuristic Data: The number of variables N; Targeted

```
Fixed-point Precision
   Result: Bounded search space
 1 bit\_width(0:N-1) \leftarrow target\_fb;
 2 while current\_error > error\_constraint do
       bit_width(0:N-1) ++;
 4 end
 s uniform\_bit = bit\_width[0];
 6 foreach n=0:N-1 do
       while current\_error \leq error\_constraint do
           bit_width(n) - -;
       end
 9
       lowest(n) \leftarrow bit\_width(n);
10
       bit\_width(n) \leftarrow uniform\_bit;
11
12 end
13 bit\_width(0:N-1) \leftarrow lowest(0:N-1);
14 while current\_error \leq error\_constraint do
      bit_width(0:N-1)++;
16 end
17 highest(0:N-1) \leftarrow bit\_width(0:N-1) + guard\_bit;
```

 Start with safe common precision values for all variables

#### Algorithm 1: Search Space Pruning Heuristic

```
Data: The number of variables N; Targeted
           Fixed-point Precision
   Result: Bounded search space
 1 bit\_width(0:N-1) \leftarrow target\_fb;
 2 while current\_error > error\_constraint do
       bit_width(0:N-1) ++;
 4 end
 \mathbf{5} \ uniform\_bit = bit\_width[0];
 6 foreach n=0:N-1 do
       while current\_error \leq error\_constraint do
           bit_width(n) - -;
       end
       lowest(n) \leftarrow bit\_width(n);
10
       bit\_width(n) \leftarrow uniform\_bit;
11
12 end
13 bit\_width(0:N-1) \leftarrow lowest(0:N-1);
14 while current\_error \leq error\_constraint do
      bit_width(0:N-1)++;
16 end
17 highest(0:N-1) \leftarrow bit\_width(0:N-1) + guard\_bit;
```

- Start with safe common precision values for all variables
- Reduce each variable precise separately until failure
  - error>threshold

#### Algorithm 1: Search Space Pruning Heuristic

```
Data: The number of variables N; Targeted
           Fixed-point Precision
   Result: Bounded search space
 1 bit\_width(0:N-1) \leftarrow target\_fb;
 2 while current_error > error_constraint do
       bit_width(0:N-1) ++;
 4 end
 \mathbf{5} \ uniform\_bit = bit\_width[0];
 6 foreach n=0:N-1 do
       while current\_error \leq error\_constraint do
           bit_width(n) - -;
       end
       lowest(n) \leftarrow bit\_width(n);
10
       bit\_width(n) \leftarrow uniform\_bit;
11
12 end
13 bit\_width(0:N-1) \leftarrow lowest(0:N-1);
14 while current\_error \leq error\_constraint do
      bit_width(0:N-1)++;
16 end
17 highest(0:N-1) \leftarrow bit\_width(0:N-1) + guard\_bit;
```

- Start with safe common precision values for all variables
- Reduce each variable precise separately until failure

   error>threshold
- Use these as lower limits per variable

#### Algorithm 1: Search Space Pruning Heuristic

```
Data: The number of variables N; Targeted
           Fixed-point Precision
   Result: Bounded search space
 1 bit\_width(0:N-1) \leftarrow target\_fb;
 2 while current_error > error_constraint do
       bit_width(0:N-1) ++;
 4 end
 \mathbf{5} \ uniform\_bit = bit\_width[0];
 6 foreach n=0:N-1 do
       while current\_error \leq error\_constraint do
           bit_width(n) - -;
       end
       lowest(n) \leftarrow bit\_width(n);
10
       bit\_width(n) \leftarrow uniform\_bit;
11
12 end
13 bit\_width(0:N-1) \leftarrow lowest(0:N-1);
14 while current\_error \leq error\_constraint do
      bit_width(0:N-1)++;
16 end
17 highest(0:N-1) \leftarrow bit\_width(0:N-1) + guard\_bit;
```

- Start with safe common precision values for all variables
- Reduce each variable precise separately until failure

   error>threshold
- Use these as lower limits per variable
- Recalculate upper limits for search — recognizing GPU bounds

```
Algorithm 1: Search Space Pruning Heuristic
   Data: The number of variables N; Targeted
          Fixed-point Precision
   Result: Bounded search space
 1 bit\_width(0:N-1) \leftarrow target\_fb;
 2 while current_error > error_constraint do
       bit_width(0:N-1) ++;
 4 end
 \mathbf{5} \ uniform\_bit = bit\_width[0];
 6 foreach n=0:N-1 do
       while current\_error \leq error\_constraint do
          bit_width(n) - -;
       end
       lowest(n) \leftarrow bit\_width(n);
10
       bit\_width(n) \leftarrow uniform\_bit;
11
12 end
13 bit\_width(0:N-1) \leftarrow lowest(0:N-1);
14 while current\_error \leq error\_constraint do
      bit_width(0:N-1)++;
16 end
```

17  $highest(0:N-1) \leftarrow bit\_width(0:N-1) + guard\_bit;$ 



# Simulated Annealing



# Simulated Annealing

- ASA Adaptive Simulated Annealing
  - Lester Ingber's Caltech page
  - great email support (to help us get started)



## Simulated Annealing

- ASA Adaptive Simulated Annealing
  - Lester Ingber's Caltech page
  - great email support (to help us get started)
- This is our CPU baseline (pruning required prior to running ASA, else system quits). Needs two tweaks:



## Simulated Annealing

- ASA Adaptive Simulated Annealing
  - Lester Ingber's Caltech page
  - great email support (to help us get started)
- This is our CPU baseline (pruning required prior to running ASA, else system quits). Needs two tweaks:
- (1) Modified asa\_usr\_cst.c to support FPGA resource models that we supplied ourselves



- ASA Adaptive Simulated Annealing
  - Lester Ingber's Caltech page
  - great email support (to help us get started)
- This is our CPU baseline (pruning required prior to running ASA, else system quits). Needs two tweaks:
- (1) Modified asa\_usr\_cst.c to support FPGA resource models that we supplied ourselves
- (2) Links to Gappa for analysing relative error

# Quick HLS Flow Demonstrate ideas

- Engineering Constraints:
  - limited students/staff with LLVM experience
  - project spans hardware tools, software frameworks, CUDA development

- Engineering Constraints:
  - limited students/staff with LLVM experience
  - project spans hardware tools, software frameworks, CUDA development
- Develop a lightweight compilation flow
  - prove your idea/transformation
  - distribute, integrate with LLVM with community support

- Engineering Constraints:
  - limited students/staff with LLVM experience
  - project spans hardware tools, software frameworks, CUDA development
- Develop a lightweight compilation flow
  - prove your idea/transformation
  - distribute, integrate with LLVM with community support
- Not trying to build production-ready compiler
  - just interested in research/proof of concept





C + input intervals

gcc GIMPLE

DFG scripts

C + input intervals

C + input intervals

Vivado











# Experimental Validation

#### Outline of Results

- Speedup for range analysis
- Speedup for bitwidth optimization
- Quality-Time trends



















## Quality-Time Tradeoffs



## Quality-Time Tradeoffs



## Quality-Time Tradeoffs



# Conclusions and Projections

## Roundup

- GPUs can help accelerate FPGA CAD (bitwidth optimization)
  - 100x+ for sub-intervals
  - 10—100x for bitwidth allocation
- PRUNE+BRUTE philosophy
  - be prepared to do more work
  - GPUs not just about speed —> optimality

Source Code —



http://yedeheng.github.io/bitgpu/

#### Future Work

- Do more work per GPU thread, only save best, local merge operations — better use of GPU threads
- Affine analysis formulations for GPU parallelism potentially improve accuracy, converge faster with fewer sub-interval splits
- Modified/parallel Monte-Carlo approaches for covering search space
  - no need to cover every single instance
- Think about prune+brute strategy for other CAD problems

# Varying Error Threshold



## Fidelity of FPGA models



