

## MAULANA ABUL KALAM AZAD UNIVERSITY OF TECHNOLOGY, WEST BENGAL

Paper Code: PC-ECS302/PCC-CS302/PCC-CS302/PCCCS302 Computer Organisation UPID: 003444

Time Allotted: 3 Hours

Full Marks:70

The Figures in the margin indicate full marks.

Candidate are required to give their answers in their own words as far as practicable

## Group-A (Very Short Answer Type Question)

| 1. A | nswer  | any ten of the following:                                                                                                                                                                                                       | [1 x 10 = 10]       |
|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
|      | (1)    | In a microprocessor the address of the next instruction to be executed is stored in                                                                                                                                             |                     |
|      | (11)   | In Booth's multiplication algorithm which type of sign number representation is used?                                                                                                                                           |                     |
|      | (111)  | Principle of locality justifies the use of memory.                                                                                                                                                                              |                     |
|      | (IV)   | Specify the statement is true or False. When DMA operation takes place then always CPU seats idle                                                                                                                               | 2,                  |
|      | (V)    | Operating System is categorised under which type of software?                                                                                                                                                                   |                     |
|      | (VI)   | Maximum n bit 2's complement number is                                                                                                                                                                                          |                     |
|      | (VII)  |                                                                                                                                                                                                                                 |                     |
|      | (VIII) | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                           |                     |
|      | (1X)   | During the transfer of data between the processor and memory we use                                                                                                                                                             |                     |
|      | (X)    |                                                                                                                                                                                                                                 |                     |
|      | (XI)   | To construct a 32K x 16 RAM chip by using 8KB RAM chips decoder is required. What is the specific decoder?                                                                                                                      | ation of this       |
|      | (XII)  | other operation                                                                                                                                                                                                                 |                     |
|      |        | i) Data is transferred between main memory and I/O device                                                                                                                                                                       |                     |
|      |        | ii) Data is transferred between main memory and secondary memory iii) Data is transferred between main memory and CPU                                                                                                           |                     |
|      |        | a) i) and ii)                                                                                                                                                                                                                   |                     |
|      |        | b) i) only                                                                                                                                                                                                                      |                     |
|      |        | c) i), ii) and iii)                                                                                                                                                                                                             |                     |
|      |        | d) ii) Only                                                                                                                                                                                                                     |                     |
|      |        | Group-B (Short Answer Type Question)                                                                                                                                                                                            |                     |
|      |        | Answer any three of the following:                                                                                                                                                                                              | $[5 \times 3 = 15]$ |
| 2.   | Diffe  | rence between hardwired and microprogrammed control                                                                                                                                                                             | (5)                 |
| 3.   | Defi   | ne Instruction Cycle, Machine Cycle and T-state.                                                                                                                                                                                | [5]                 |
| 4.   | Desi   | gn a 4-bit adder-subtractor composite unit.                                                                                                                                                                                     | [5]                 |
| 5.   | disk   | ree level memory system having cache access time of 15 ns, main memory access time of 25 ns and access time of 40 ns has a cache hit ratio of 0.96 and main memory hit ratio of 0.9. What should be average Memory Access Time? | [5]                 |
| 6.   |        | v a flowchart of Restoring division algorithm.                                                                                                                                                                                  | [5]                 |
|      |        | Group-C (Long Answer Type Question)                                                                                                                                                                                             |                     |
|      |        |                                                                                                                                                                                                                                 | [ 15 x 3 = 45 ]     |
| 7.   | (2) 1  | What is bus arbitration?                                                                                                                                                                                                        |                     |
| ٧.   |        | explain with a suitable diagram the daisy chaining priority interrupts technique.                                                                                                                                               | [2]                 |
|      |        | What are the disadvantages of daisy chaining technique?                                                                                                                                                                         | [5]                 |
|      |        | explain the working principle of polling method and How the limitations of daisy chaining method                                                                                                                                | [2]                 |
|      | а      | re reduced by using polling?                                                                                                                                                                                                    | [6]                 |
| 8.   |        | Draw the functional diagram of a computer and explain each block.                                                                                                                                                               | [6]                 |
|      |        | Vhat is signed number and unsigned number?                                                                                                                                                                                      | [1]                 |
|      |        | xplain zero address, one address, two address and three address instruction with suitable example.                                                                                                                              | [6]                 |
|      | (d) C  | onvert the binary number (1101101110) <sub>2</sub> into its equivalent Hexadecimal number.                                                                                                                                      | [1]                 |

|     | (e) | What is the 16 bit representation of -6 ?                                                                                                                                     |             | [1  |
|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----|
| 9.  | (a) | Draw the flowchart of Booth's Multiplication algorithm.                                                                                                                       |             | [5  |
|     |     | Multiply - 9 by +6 using Booth's algorithm. Assume the multiplicand and multiplier to each.                                                                                   | o be 5 bits | [6  |
|     | (c) | Explain the operation of 4 bit carry look ahead adder with suitable diagram.                                                                                                  |             | [4  |
| 10. |     | Explain the associative and direct mapped cache mapping approaches.                                                                                                           |             | [4  |
|     |     | Identify size of the sub-fields (in bits) in the address for direct mapping, associate associative mapping cache schemes where processor address is 32 bit. We have a memory. |             | [6] |
|     |     | The block size is 64 bytes.                                                                                                                                                   |             |     |
|     |     | There are 4 blocks in cache set.                                                                                                                                              |             |     |
|     | (c) | Explain the working principle of CMOS Static RAM Cell.                                                                                                                        |             | [5] |
| 11. | (a) | Draw the block diagram of a basic hardwired control unit.                                                                                                                     |             | [5] |
|     | (b) | Design Booth's Multiplier control logic using Microprogrammed Control unit approach.                                                                                          |             | [7] |
|     | (c) | What is programmed I/O technique? Why it is not very useful?                                                                                                                  | 1.72        | [3] |

\*\*\* END OF PAPER \*\*\*