

Akshay Raj Electrical Engineering

Indian Institute of Technology, Bombay Specialization: Solid State Devices 193070076

M.Tech. Gender: Male

DOB: 17-12-1997

| Examination                                                                                                                                             | University Institute           |                                      | Year | CPI / % |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--------------------------------------|------|---------|
| Post Graduation                                                                                                                                         | IIT Bombay                     | IIT Bombay                           | 2021 | 8.54    |
| Graduation                                                                                                                                              | NIT Uttarakhand                | NIT Uttarakhand                      | 2018 | 8.54    |
| Graduation Special                                                                                                                                      | ization: ECE                   |                                      |      |         |
| Intermediate                                                                                                                                            | ISC                            | Brooklyn School, Dehradun            | 2014 | 93.80%  |
| Matriculation                                                                                                                                           | ICSE                           | Carmel School, Chamba                | 2012 | 89.28%  |
|                                                                                                                                                         | ARI                            | EAS OF INTEREST                      |      |         |
| Digital VLSI D                                                                                                                                          | esign, Hardware Description, V | VLSI Technology, Reliability in VLSI |      |         |
|                                                                                                                                                         | SCHOLA                         | STIC ACHIEVEMENTS                    |      |         |
| • Secured <b>99.68</b>                                                                                                                                  |                                | [2019]                               |      |         |
| <ul> <li>Secured 99.68%ile in GATE 2019 (EC) among 1,04,782 appeared candidates</li> <li>Secured 1st position among 62 students in 12th std.</li> </ul> |                                |                                      |      |         |

## MAJOR PROJECTS AND SEMINAR

• M.Tech Project: Negative Bias Temperature Instability (NBTI) aging framework for analog and digital circuits

[May'20 - Present]

Guide: Prof. Souvik Mahapatra, Department of Electrical Engineering, IIT Bombay

• Secured 1st position in class and 21 state rank in International Olympiad of Mathematics

Completed Work:

- Study of causes of various subcomponents of NBTI and their impact on circuit aging
- Implemented the compact model and auto parameter extraction for various subcomponents of NBTI
- Implementation was done using **Python**

### Ongoing & Future Work:

- Developing Circuit Aging Reliability Analysis Tool (CARAT) that can be integrated with commercial EDA tools for reliability analysis
- o Modification in the current compact model to design a Universal Model
- o Developing Dynamic Voltage Frequency Scaling (DVFS) compatible cycle by cycle compact model
- M.Tech Seminar : Overview of NBTI from Device to Circuit Level

[Jan'20 - May'20]

Guide: Prof. Souvik Mahapatra, Department of Electrical Engineering, IIT Bombay

- $\circ\,$  Studied the effect of  ${\bf NBTI}$  in  ${\bf p\text{-}FETs}$
- Learned to use CARAT (Circuit Aging Reliability Analysis Tool), which is currently in development phase
- Simulated CARAT for various circuits like inverter, Sense Amplifier, seven stage ring oscillator, etc.
- B.Tech Project: Liquid Level Indicator

[Autumn'16]

[2012]

Guide: Prof. M. Raja, NIT Uttarakhand, Srinagar (Garhwal)

- o Made use of ultrasonic sensor, bluetooth module and Arduino board to predict the liquid level
- Efficient and fast system which can be buzzer alarm enabled
- $\circ\,$  The system can be controlled using mobile phone

|                                                                                                             | RELEVAN                     | Γ COURSES                                                                   | S    |                                               |  |
|-------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------|------|-----------------------------------------------|--|
| <ul><li>VLSI Design (Digital)</li><li>VLSI Technology</li><li>Microelectronics Simulation Lab</li></ul>     | SI Technology - Solid State |                                                                             | - Ph | - VLSI Design Lab<br>- Physics of Transistors |  |
|                                                                                                             | TECHNIC                     | AL SKILLS                                                                   |      |                                               |  |
| Tools & Hardware Platforms: Altera Quartus Prime, Xilinx Vivado HLS, NGSpice, HSpice, MATLAB, TCAD, Cadence |                             | Programming Languages: Verilog HDL, Python, MATLAB, VHDL, C, 8085(assembly) |      |                                               |  |
| T                                                                                                           | RAINING &                   | WORKSHO                                                                     | OPS  |                                               |  |

• Summer Trainee at IRDE (DRDO)

[May'17 - June'17]

• Implemented 8051 microcontroller on FPGA using Verilog HDL

• Training at BSNL Exchange

[May'16 - June'16]

- Attended introductory workshop on "Nanofabrication Technologies" at Centre for Nano Science and Engineering, IISc Bangalore [Apr'17]
- Attended 7 day workshop on "FPGA based SoC Design" organized by E&ICT Academy, IIT Roorkee [Dec'16]

#### KEY COURSE PROJECTS & ASSIGNMENTS

• 32-bit Brent Kung adder

[Autumn'19]

Guide: Prof. Dinesh Kumar Sharma, VLSI Design

• Designed 32-bit Brent Kung adder with its hardware description in synthisizable VHDL

• 16-bit Dadda Multiplier

[Autumn'19]

Guide: Prof. Dinesh Kumar Sharma, VLSI Design

- o Designed a Dadda multiplier for unsigned 16x16 bit multiplication using VHDL
- o Identified the critical paths and computed the critical path delay

 $\bullet$  Layout of 16-bit Brent Kung adder

[Autumn'19]

Guide: Prof. Dinesh Kumar Sharma, VLSI Design

- Implemented the design of 16-bit Brent Kung adder in Cadence
- o Implemented its layout, back-extracted and simulated (at circuit level) using Cadence
- 32-bit Floating-point multiplier

[Spring'20]

Guide: Prof. Sachin Patkar, VLSI Design Lab

- o Designed a purely combinational 32-bit floating-point multiplier using Verilog HDL
- o Performed RTL and Gate-level simulation in ModelSim and tested the design on Altera DE0 Nano FPGA
- Fabricated diode, BJT and MOSFET

[Spring'20]

Guide: Prof. Saurabh Lodha, Microelectronics Lab

- o Fabricated diode, BJT and MOSFET on 2 inch wafer
- Used 4 different masks to fabricate the devices
- MOSFET Characterization

[Spring'20]

Guide: Prof. Saurabh Lodha, Microelectronics Lab

- Characterized MOSFETs with varying W/L ratios
  - Observed various short-channel effects like Gate Induced Drain Leakage (GIDL), Drain Induced Barrier Lowering (DIBL) and mobility degradation
- Pao-Sah and Brews models for MOSFET

[Spring'20]

Guide: Prof. Souvik Mahapatra, Physics of Transistors

- $\circ\,$  Implemented the Pao-Sah and Brews models for MOSFET in  ${\bf MATLAB}$
- o Observed Id-Vd characteristics for Pao-Sah, Brews and Compact model for MOSFET
- TCAD simulation (sprocess and sdevice) for fabrication of pn junction

[Autumn'19]

Guide: Prof. Swaroop Ganguly, Microelectronics Simulations Lab

- $\circ$  Created a  $n^+p$  junction of 100nm depth and 150nm width with uniform n-side doping
- Observed the effect of implant energy and implant dose on peak concentration and junction depth

# POSITIONS OF RESPONSIBILITY

- Department Coordinator (DC), Institute Student Companion Programme (ISCP)[Apr'20 Present]
  - Selected one amongst 31 DCs out of 89 applicants based on Interviews, Peer Review and SOP
  - $\circ$  Leading a team of 19 Student Companions to organize formal and informal sessions for 161 new entrants in the department to help them on academic and non academic fronts
  - Mentoring 10 students throughout the year helping them on academic and non-academic fronts during the Covid-19 pandemic
- Teaching Assistant, Microprocessors (EE309) course

[Autumn'20]

- Assisting the instructor in smooth functioning of online classes, conducting and evaluating online tests
   Teaching Assistant, Introduction to Electrical and Electronic Circuits (EE101) course [Autumn'19]
  - Assisted & apprised course work for better learning of students
  - Responsible for evaluation of examination papers & assignments, invigilation in tests etc in the course
- Training and Placement Coordinator (ECE), NIT Uttarakhand

[Aug'17 - May'18]

- Responsible for contacting various companies for campus recruitment drive
  Responsible for maintaining Corporate Relations of the institute
- Group Leader in Community Project, NIT Uttarakhand

[Spring'16]

- o Conducted a free Dental Checkup Camp in a village Supana, near Srinagar (Garhwal)
- Head Boy of the School, XII std.(Brooklyn School, Dehradun)

[Apr'13 - Mar'14]

## EXTRA CURRICULAR ACTIVITIES AND HOBBIES

- Participated in Streetplay General Championship (GC), and the team secured 2nd position [March'20]
- Participated in Freshie Fashion Fiesta fashion show organized by StypeUp Club, IIT Bombay [Auq'19]
- Social Events Coordinator, Cliffesto'17, NIT Uttarakhand

[Aug'16 - Feb'17]

• Participated in e-Yantra Robotics competition, IIT Bombay

[Nov'16 - Jan'17]

• Hobbies: Playing guitar, role-playing PC games, cycling