#### **Types**

- 1. logical/arithmetical equations
- 2. multiplexers
- 3. encoders
- 4. priority encoders
- 5. decoders
- 6. comparators
- Arithmetic Logic Units (ALUs)

# Useful Verilog Constructs

<u>+</u>

• case

casex: handles don't cares also.

for: leads to compact coding.

always

assign

# Use of parenthesis

module logic\_struct(A1,B1,C1,D1,A2,B2,C2,D2,Y1,Y2); always @(A1 or B1 or C1 or D1 or A2 or B2 or C2 or input [7:0] A1, B1, C1, D1, A2, B2, C2, D2; Y2=(A2+B2)+(C2+D2);Y1=A1+B1+C1+D1; output [7:0] Y1, Y2; reg [7:0] Y1,Y2; endmodule begin end end

# Synthesized Circuit Structure



Second circuit has a shorter critical delay (longest path delay)!

# Modeling Multiplexers

- Five ways of modeling multiplexers:
- one if statement with multiple else/else if clauses.
- nested if statements
- case statements

# 4-1 Mux: method 1

```
always @(sel or A or B or C or D)
                         begin
```

```
else if
               else
               else if(sel==2'b10)
```

Υ=C;

**Y=**D;

else

# 4-1 Mux: method 2

always @(sel or A or B or C or D)

$$if(set[1]==0)$$

$$if(sel[0]==0)$$

else

else

$$if(sel[0]==0)$$

else

nested if, else statements

# 4-1 Mux: method 3

always @(sel or A or B or C or D)

case(sel)

2'b00: Y=A;

2'b01: Y=B;

2'b10: Y=C; 2'b11: Y=D;

default: Y=A;

endcase

More Compact and clear

### A Comparison: Case is simulation efficient

| Sparc/32Mb<br>RAM, Solaris<br>2.5, Verilog<br>XL | Data Structure (bytes of memory) | Memory<br>Usage<br>Percentages | Simulation<br>Time<br>(in seconds) | <b>CPU</b><br>Simulation |
|--------------------------------------------------|----------------------------------|--------------------------------|------------------------------------|--------------------------|
| CaseMux8                                         | 92252                            | 100.00%                        | 1209.3                             | 100%                     |
| lfmux8                                           | 92912                            | 100.72%                        | 1282.0                             | 106.01%                  |

#### Encoders

- Discrete quantities of digital data are often represented in a coded form.
- Encoders do that.
- A typical encoder takes in 2<sup>n</sup> input lines and provides n encoded output lines.
- Assume that only one of the inputs is 1 at undefined and have some meaningless any given time, otherwise the output is value.

### 8-3 encoder

| A7 | A6 | A5 | <b>A4</b> | A3 | A2 | A1 | A0 | <b>Y2</b> | 71 | Υ0 |
|----|----|----|-----------|----|----|----|----|-----------|----|----|
| 0  | 0  | 0  | 0         | 0  | 0  | 0  | _  | 0         | 0  | 0  |
| 0  | 0  | 0  | 0         | 0  | 0  | 1  | 0  | 0         | 0  | _  |
| 0  | 0  | 0  | 0         | 0  | 1  | 0  | 0  | 0         | 1  | 0  |
| 0  | 0  | 0  | 0         | 1  | 0  | 0  | 0  | 0         | 1  | 1  |
| 0  | 0  | 0  | 1         | 0  | 0  | 0  | 0  | 1         | 0  | 0  |
| 0  | 0  | 1  | 0         | 0  | 0  | 0  | 0  | 1         | 0  | _  |
| 0  | _  | 0  | 0         | 0  | 0  | 0  | 0  |           | 1  | 0  |
| _  | 0  | 0  | 0         | 0  | 0  | 0  | 0  | _         | _  |    |

### Verilog code

```
always @(A)
```

begin

:

else Y=3'bx;

end

Why is this line kept?

### Verilog code

always @(A)

begin

if(A==8'b00000001) Y=0;

else if(A==8'b0000010)Y=1;

else if(A==8'b0000100)Y=2;

•

else if(A==8'b1000000)Y=7;

else Y=3'bx;

end

Minimizes the synthesize circuit.

The synthesizer may take for the 256-8 input cases
specified, the output as 0 or 1 as per required, to generate a small circuit.

#### Using casex

always @(A)

begin

casex(A)

8'b 00000001: Y=0;

8'b 00000010: Y=1;

8'b 00000100: Y=2;

:

8'b 10000000: Y=7;

default: Y=3'bx;

endcase

end

### Using for loop

always @(A)
begin
Y=3'bx;
for(N=0;N<8;N=N+1)
begin
if(A==Test)
Y=N;
Test=Test<-1;
end

Compact and does not grow with dimensions!

## **Priority Encoders**

- Operation of Priority encoder is such that if then the input with highest priority will take two or more single bit inputs are at logic 1, precedence.
- How to code in verilog?

#### Model 1

```
always@(A)
begin
Valid=1;
if(A[7]) Y=7;
else if(A[6]) Y=6;
else if(A[5]) Y=5;
...
else if(A[0]) Y=0;
else
begin
Valid=0
Y=3'bx;
end
end
```

#### Model 2

```
always@(A)
begin
Valid=1;
casex(A)
8'b1xxxxxx: Y=7;
8'b01xxxxxx: Y=6;
...
8'b0000001: Y=0;
default: begin
Valid=0;
Y=3'bx;
end
end
end
```

#### Model 3

```
always @(A)
begin

Valid=0;

Y=3'bx;
for(N=0;N<8;N=N+1)
if(A[N])
begin

Valid=1;

Y=N;
end
```

end

#### Decoders

- Decode data that has been previously encoded using possibly binary format.
- case, and "don't care" output values are Automatic priority encoding with if and not needed.
- The codes are left as an exercise.

### **Assignment 1**

Problem 1: Write a verilog code for a four bit address decoder. It provides enable address map of which is shown below. signals for segments of memory, the

