# **Design Document – ALU Project**

#### Introduction

The Arithmetic Logic Unit (ALU) is a fundamental component of any digital processor or computing system. It performs a wide range of arithmetic and logical operations that are essential for executing instructions and manipulating data. In this project, the ALU has been implemented as a combinational circuit using Verilog, allowing it to execute operations such as addition, subtraction, bitwise logic, comparison, shift, and rotate. The modular and parameterized design ensures flexibility, scalability, and efficient synthesis for hardware applications.

# **Objectives**

- To design and implement a functional Arithmetic Logic Unit (ALU) using Verilog.
- To perform a wide range of operations, including arithmetic (ADD, SUB, MUL), logical (AND, OR, XOR, NOT), shift, rotate, and comparison.
- To support signed and unsigned modes of operation through a configurable control input.
- To incorporate status flags such as Carry-Out, Overflow, Greater, Equal, Less, and Error indicators.
- To validate the design using a self-checking testbench that compares DUT outputs with a reference model.
- To observe and analyze waveform simulations for functional correctness and verification.

#### **Architecture**

- Input Operands Block: Accepts two primary inputs (OPA and OPB) along with auxiliary control signals like CIN, MODE, INP\_VALID, and CMD. These inputs are used to perform various arithmetic and logical operations.
- Control Logic (Opcode Decoder): Decodes the operation command (CMD) and operation mode (MODE) to select the appropriate functional unit (e.g., adder, multiplier, comparator, logic unit, etc.). It also checks the validity of the inputs through INP\_VALID and generates a CE (Clock Enable) signal accordingly.
- Functional Units: Includes arithmetic (ADD, SUB, MUL), logical (AND, OR, XOR, NOT), shift and rotate logic, and comparison blocks. These are selected based on the decoded opcode and mode.
- Output and Flag Generation: The result of the selected operation is output through RES. Status flags such as COUT (Carry-Out), OFLOW (Overflow), ERR (Error), and comparison flags G, E, L (Greater, Equal, Less) are generated based on the operation outcome. All outputs are registered using D flip-flops for synchronous design behavior.
- Clocking and Reset: All operations are synchronized with the CLK signal, and a high RST resets all internal states and outputs.

SUHAN RAIK, 6114

2



Figure 1: Block diagram of ALU

Table 1: Pin description

| Sl.<br>No | Pin Name  | Description                                                | Direction & Size        | Priority |
|-----------|-----------|------------------------------------------------------------|-------------------------|----------|
| 1         | CLK       | Clock input for synchronous operation                      | INPUT -1 bit            | 1        |
| 2         | RST       | Asynchronous reset; clears all outputs and flags           | INPUT -1 bit            | 2        |
| 3         | CE        | Clock enable signal; enables operation when high           | INPUT -1 bit            | 3        |
| 4         | MODE      | Operation mode selector (e.g., Arithmetic/Logical)         | INPUT -1 bit            | -        |
| 5         | CMD       | Command input specifying the operation to perform          | INPUT -4 bit            | -        |
| 6         | OPA       | Operand A input                                            | INPUT – [WIDTH-1] bit   | -        |
| 7         | OPB       | Operand B input                                            | INPUT – [WIDTH-1] bit   | -        |
| 8         | CIN       | Carry-in input for arithmetic operations                   | INPUT –1 bit            | -        |
| 9         | INP_VALID | Input validity indicator; signals valid input data         | INPUT –2 bit            | -        |
| 10        | RES       | Result output of the ALU operation                         | OUTPUT –<br>[WIDTH] bit | -        |
| 11        | COUT      | Carry-out flag indicating carry from arithmetic operations | OUTPUT –1bit            | -        |
| 12        | OFLOW     | Overflow flag indicating signed overflow                   | OUTPUT –1bit            | -        |
| 13        | ERR       | Error flag indicating invalid command or input conditions  | OUTPUT –1bit            | -        |
| 14        | G         | Greater-than comparison flag                               | OUTPUT –1bit            | -        |
| 15        | Е         | Equality comparison flag                                   | OUTPUT –1bit            | -        |
| 16        | L         | Less-than comparison flag                                  | OUTPUT –1bit            | -        |

SUHAN RAI K, 6114

ALU PREOJECT

# Working

- 1. Input Processing:
- The ALU receives two 4-bit input operands OPA and OPB, along with control inputs:
  - CMD (4-bit): Specifies the operation to be performed (e.g., ADD, SUB, AND, MUL).
  - MODE (1-bit): Indicates whether the operation is signed or unsigned.
  - o CIN: Used for carry-in during addition-type operations.
  - o INP VALID[1:0]: Ensures both operands are valid before computation.
- 2. Operation Selection:
- An internal opcode decoder interprets the CMD and MODE signals to select one of the available functional units:
  - o Arithmetic Unit (for ADD, SUB, MUL)
  - o Logic Unit (for AND, OR, XOR, NOT)
  - o Shifter/Rotator (for logical shifts and circular rotates)
  - Comparator (for signed or unsigned comparisons)
- 3. Combinational Execution: Once selected, the appropriate unit processes the operands. This is done without clocking delays, as all computation is combinational.
- For example:
  - If CMD = 0000 (ADD),MODE=1, the adder unit computes OPA + OPB + CIN.
  - If CMD = 1001 (Rotate Left), MODE=0, the rotator shifts bits of OPA left and wraps around.
- 4. Result & Output Assignment:
- The output of the selected unit is assigned to RES[4:0]. Depending on the operation, the result may be padded or extended to accommodate overflow (e.g., in multiplication).
- 5. Status Flag Updates:
  - COUT (Carry Out): Set when there's a carry beyond MSB in addition.
  - OFLOW (Overflow): Set if a signed overflow occurs.
  - ERR (Error): Raised for Rotate operation
  - G, E, L (Greater, Equal, Less): Set based on comparison between operands.
- 6. Control Logic:
  - A CE Generator block internally verifies if MODE, CMD, and INP\_VALID are valid.

3

SUHAN RAI K, 6114

ALU PREOJECT

- Only when all are valid does it enable the computation by setting CE = 1.
- If any control signal is invalid, CE remains low, and no operation is performed.
- 7. Reset Behavior: When RST = 1, all output registers and flags are cleared to zero synchronously.



Figure 2: The design architecture of ALU

### Result

The designed ALU was successfully simulated using a comprehensive self-checking testbench. The ALU accurately performed all assigned operations—arithmetic, logical, shift, rotate, and comparison—under various test conditions, including signed/unsigned modes and invalid input scenarios. The following key results were observed:

- 1. Correct Functional Output:
  - The ALU output (RES) matched the reference model output across all test cases.
  - Arithmetic operations such as ADD, SUB, and MUL produced correct results with proper handling of carry-in and overflow.
- 2. Status Flags Behavior:

- COUT and OFLOW were set accurately during operations that produced carry or signed overflow.
- The ERR flag was correctly asserted when invalid CMD, input combinations, or operation modes were given.
- Comparison flags (G, E, L) behaved as expected across signed and unsigned inputs.

# 3. Synchronous Operation:

- All outputs and flags were updated synchronously on the rising edge of CLK and cleared when RST was high.
  - The design behaved reliably under various clock and reset conditions.



Figure 3: Output wavefrom

# 4. Waveform Validation:

- Simulation waveforms confirmed that the ALU responded within a single clock cycle when enabled.
- All functional blocks were exercised and validated through different CMD values in the testbench.

## 5. Functional Coverage:

- Functional coverage metrics were collected during simulation to ensure all operation modes, CMD inputs, data patterns, and edge cases were exercised.
- Coverage goals were fully met, demonstrating that all intended functionality and corner cases—including valid, invalid, signed, and unsigned scenarios—were thoroughly tested.
- This coverage-driven verification approach provided high confidence in the ALU's robustness and correctness before synthesis and hardware implementation



Figure 4: Output wavefrom for MUL SHIFT operation

```
# Test ES JUNIONAL DESCRIPTION TO THE CALLED FOR THE PROPERTY OF THE PROPERTY
```

Figure 5: Output from self testbench



Figure 6: Functional coverage report

ALU PREOJECT

#### Conclusion

The Verilog-based Arithmetic Logic Unit (ALU) designed in this project has successfully fulfilled all functional and design specifications. It supports a broad set of operations including arithmetic (ADD, SUB, MUL), logical (AND, OR, XOR, NOT), shift, rotate, and signed/unsigned comparisons. The design is both modular and scalable, allowing easy integration into larger processor datapaths or digital systems.

Through the use of a self-checking testbench, the correctness of the ALU was validated against a reference model across a variety of corner cases and input patterns. The ALU also handles exceptional conditions robustly, such as invalid control signals and overflow, asserting appropriate status flags (COUT, OFLOW, ERR, G, E, L) based on the result.

The architecture is designed to be clock-synchronous, reset-sensitive, and control-aware, ensuring proper timing behavior and data flow control using a dedicated CE Generator block. Furthermore, the design has been coded in a synthesizable and test-friendly manner, with clear separation of datapath and control logic.

### **Future Improvement**

While the current ALU design is functionally complete and synthesizable, the following enhancements are planned for future development:

- 1. Pipelined Architecture To improve performance and enable higher clock frequencies in large-scale designs.
- 2. Support for Additional Operations Such as division, modulus, sign extension, saturation arithmetic, and priority encoding.
- 3. Wider Data Width Expand support from 4-bit operands to 8-bit, 16-bit, or 32-bit operations for integration into full CPUs or DSP systems.

SUHAN RAI K, 6114