# Digital Design and Computer Organization Laboratory

## **UE21CS251A**

## 3<sup>rd</sup> Semester, Academic Year 2020-21

Date:

| Name: SUJAL S | SRN:          | Section |
|---------------|---------------|---------|
|               | PES2UG21CS548 | ı       |
|               |               |         |

Week# 5

Program Number:\_\_\_1\_\_\_

Title of the Program

#### **REGISTER FILE**

Aim:

AIM: TO CONSTRUCT A REGISTER FILE, FROM WHICH TWO 16-BIT VALUES CAN BE READ, AND TO WHICH ONE 16-BIT VALUE WRITTEN, EVERY CLOCK CYCLE.

```
module DFRL_16 (input wire clock, reset, load, input wire [0:15] in, output wire [0:15] out);
  DFRL DFRL_0(clock, reset, load, in[0], out[0]);
  DFRL DFRL_1(clock, reset, load, in[1], out[1]);
 DFRL DFRL_2(clock, reset, load, in[2], out[2]);
 DFRL DFRL_3(clock, reset, load, in[3], out[3]);
 DFRL DFRL_4(clock, reset, load, in[4], out[4]);
 DFRL DFRL_5(clock, reset, load, in[5], out[5]);
 DFRL DFRL_6(clock, reset, load, in[6], out[6]);
 DFRL DFRL_7(clock, reset, load, in[7], out[7]);
 DFRL DFRL_8(clock, reset, load, in[8], out[8]);
 DFRL DFRL_9(clock, reset, load, in[9], out[9]);
 DFRL DFRL_10(clock, reset, load, in[10], out[10]);
 DFRL DFRL_11(clock, reset, load, in[11], out[11]);
 DFRL DFRL_12(clock, reset, load, in[12], out[12]);
 DFRL DFRL 13(clock, reset, load, in[13], out[13]);
 DFRL DFRL_14(clock, reset, load, in[14], out[14]);
 DFRL DFRL_15(clock, reset, load, in[15], out[15]);
endmodule
```

```
module mux2_16 (input wire [15:0] i0, i1, input wire j, output wire [15:0] o);
  mux2 mux2_0 (i0[0],i1[0],j,o[0]);
  mux2 mux2_1 (i0[1],i1[1],j,o[1]);
  mux2 mux2_2 (i0[2],i1[2],j,o[2]);
  mux2 mux2_3 (i0[3],i1[3],j,o[3]);
  mux2 mux2_4 (i0[4],i1[4],j,o[4]);
  mux2 mux2_5 (i0[5],i1[5],j,o[5]);
  mux2 mux2_6 (i0[6],i1[6],j,o[6]);
  mux2 mux2_7 (i0[7],i1[7],j,o[7]);
  mux2 mux2 8 (i0[8],i1[8],j,o[8]);
  mux2 mux2_9 (i0[9],i1[9],j,o[9]);
  mux2 mux2_10 (i0[10],i1[10],j,o[10]);
  mux2 mux2_11 (i0[11],i1[11],j,o[11]);
  mux2 mux2_12 (i0[12],i1[12],j,o[12]);
  mux2 mux2_13 (i0[13],i1[13],j,o[13]);
  mux2 mux2_14 (i0[14],i1[14],j,o[14]);
  mux2 mux2_15 (i0[15],i1[15],j,o[15]);
endmodule
```

```
module mux8_16 (input wire [0:15] i0, i1, i2, i3, i4, i5, i6, i7, input wire [0:2] j, output wire [0:15] o);
  \max 8 \max 8_0(\{i0[0], i1[0], i2[0], i3[0], i4[0], i5[0], i6[0], i7[0]\}, j[0], j[1], j[2], o[0]);
  \max 8 \max 8_1(\{i0[1], i1[1], i2[1], i3[1], i4[1], i5[1], i6[1], i7[1]\}, j[0], j[1], j[2], o[1]);
  \max \max_2(\{i0[2], i1[2], i2[2], i3[2], i4[2], i5[2], i6[2], i7[2]\}, j[0], j[1], j[2], o[2]);
  \max \max_3(\{i0[3],\ i1[3],\ i2[3],\ i3[3],\ i4[3],\ i5[3],\ i6[3],\ i7[3]\},\ j[0],\ j[1],\ j[2],\ o[3]);
   \max 8 \ \max 8 4(\{i0[4], \ i1[4], \ i2[4], \ i3[4], \ i4[4], \ i5[4], \ i6[4], \ i7[4]\}, \ j[0], \ j[1], \ j[2], \ o[4]); 
  \max \max_{5(\{i0[5], i1[5], i2[5], i3[5], i4[5], i5[5], i6[5], i7[5]\}, j[0], j[1], j[2], o[5]);
  mux8 mux8_6({i0[6], i1[6], i2[6], i3[6], i4[6], i5[6], i6[6], i7[6]}, j[0], j[1], j[2], o[6]);
  \max \max_{7(\{i0[7], i1[7], i2[7], i3[7], i4[7], i5[7], i6[7], i7[7]\}, j[0], j[1], j[2], o[7]);
  \max \max_{8}(\{i0[8], i1[8], i2[8], i3[8], i4[8], i5[8], i6[8], i7[8]\}, j[0], j[1], j[2], o[8]);
   \max 8 \max 8 - 9(\{i0[9], i1[9], i2[9], i3[9], i4[9], i5[9], i6[9], i7[9]\}, j[0], j[1], j[2], o[9]); 
   \max 8 \max 8 - 10(\{i0[10], i1[10], i2[10], i3[10], i4[10], i5[10], i6[10], i7[10]\}, j[0], j[1], j[2], o[10]); 
   \max 8 \ \max 8 \ 11(\{i0[11], \ i1[11], \ i2[11], \ i3[11], \ i4[11], \ i5[11], \ i6[11], \ i7[11]\}, \ j[0], \ j[1], \ j[2], \ o[11]); 
   \max \max_{12}(\{i0[12],\ i1[12],\ i2[12],\ i3[12],\ i4[12],\ i5[12],\ i6[12],\ i7[12]\},\ j[0],\ j[1],\ j[2],\ o[12]); 
   \max 8 \ \max 8 \ 13(\{i0[13], \ i1[13], \ i2[13], \ i3[13], \ i4[13], \ i5[13], \ i6[13], \ i7[13]\}, \ j[0], \ j[1], \ j[2], \ o[13]); 
   \max \max_{14}(\{i0[14], i1[14], i2[14], i3[14], i4[14], i5[14], i6[14], i7[14]\}, j[0], j[1], j[2], o[14]); 
  mux8 mux8_15({i0[15], i1[15], i2[15], i3[15], i4[15], i5[15], i6[15], i7[15]}, j[0], j[1], j[2], o[15]);
```

```
odule reg_file (input wire  clock, reset, wr, input wire [0:2] rd_addr_a, rd_addr_b, wr_addr, input wire [0:15] d_in, output wire [0:15
 wire [0:7] load; wire [0:15] dout_0, dout_1, dout_2, dout_3, dout_4, dout_5, dout_6, dout_7;
 DFRL_16 DFRL_16_0(clock, reset, load[0], d_in, dout_0);
 DFRL_16 DFRL_16_1(clock, reset, load[1], d_in, dout_1);
 DFRL_16 DFRL_16_2(clock, reset, load[2], d_in, dout_2);
 DFRL_16 DFRL_16_3(clock, reset, load[3], d_in, dout_3);
 DFRL_16 DFRL_16_4(clock, reset, load[4], d_in, dout_4);
 DFRL_16 DFRL_16_5(clock, reset, load[5], d_in, dout_5);
 DFRL_16 DFRL_16_6(clock, reset, load[6], d_in, dout_6);
 DFRL_16 DFRL_16_7(clock, reset, load[7], d_in, dout_7);
 demux8 demux8_0(wr, wr_addr[2], wr_addr[1], wr_addr[0], load);
 mux8_16 mux8_16_9(dout_0, dout_1, dout_2, dout_3, dout_4, dout_5, dout_6, dout_7, rd_addr_a, d_out_a);
 mux8_16 mux8_16_10(dout_0, dout_1, dout_2, dout_3, dout_4, dout_5, dout_6, dout_7, rd_addr_b, d_out_b);
module reg_alu (input wire clock, reset, sel, wr, input wire [1:0] op, input wire [2:0] rd_addr_a,
 rd_addr_b, wr_addr, input wire [15:0] d_in, output wire [15:0] d_out_a, d_out_b, output wire cout);
 wire [15:0] d_in_alu, d_in_reg; wire cout_0;
 alu alu_0 (op, d_out_a, d_out_b, d_in_alu, cout_0);
 reg_file reg_file_0 (clock, reset, wr, rd_addr_a, rd_addr_b, wr_addr, d_in_reg, d_out_a, d_out_b);
 mux2_16 mux2_16_0 (d_in, d_in_alu, sel,d_in_reg);
 dfr dfr_0 (clock, reset,cout_0,cout);
endmodule
```

```
C:\iverilog\bin>iverilog.exe -o out lib.v alu.v reg_alu.v tb_reg_alu.v
C:\iverilog\bin>vvp out
UCD info: dumpfile tb_reg_alu.vcd opened for output.
```

| sel | wr | ор    | rd_ | d_addr_a |    | rd_addr_b |    | wr_addr |     | d_in | Output |           |                                             |
|-----|----|-------|-----|----------|----|-----------|----|---------|-----|------|--------|-----------|---------------------------------------------|
| 28  | 27 | 26-25 | 24  | 23       | 22 | 21        | 20 | 19      | 1 8 | 17   | 16     | Bit 15 to |                                             |
| 0   | 1  | XX    | X   | X        | X  | X         | X  | х       | 0   | 1    | 1      | CDEF      | Reg3=CDEF                                   |
| 0   | 1  | xx    | X   | х        | x  | x         | X  | X       | 1   | 1    | 1      | 3210      | Reg7= 3210                                  |
| 0   | 1  | xx    | 0   | 1        | 1  | 1         | 1  | 1       | 1   | 0    | 1      | 4567      | Reg5=4567                                   |
| 0   | 1  | xx    | 0   | 0        | 1  | 1         | 0  | 1       | 0   | 0    | 1      | BA98      | Reg1=BA98                                   |
| 0   | 0  | xx    | 0   | 0        | 1  | 1         | 0  | 1       | 0   | 0    | 1      | xxxx      | d_out_a=BA98<br>d_out_b=4567                |
| 1   | 1  | 00    | 0   | 0        | 1  | 1         | 0  | 1       | 0   | 1    | 0      | xxxx      | Reg2=4567+BA98<br>=FFFF, cout =0            |
| 1   | 1  | 01    | 0   | 1        | 0  | 1         | 1  | 1       | 1   | 0    | 0      | XXXX      | Reg4 = FFFF-3210=CDEF, cout=1               |
| 1   | 0  | 01    | 1   | 0        | 0  | 1         | 0  | 0       | x   | x    | x      | XXXX      | d_out_a-<br>d_out_b=<br>=CDEF-<br>CDEF=0000 |

#### I. SCREENSHOT1

#### **CASE1** (Write operation):

sel =0,wr=1,Write Address=011,d\_in=CDEF, Verify in[15:0] of Register 3



#### **SCREENSHOT 2**

#### **CASE2** (Write operation):

sel =0,wr=1,Write Address=111,d\_in=3210,



T 3

## **CASE 3 (Write operation):**

sel =0,wr=1 ,rd\_addr\_a=011, rd\_addr\_b=111,wr\_addr=101, d\_in=4567,Verify in[15:0] of Register 5



#### III. SCREENSHOT 4

#### **CASE 4 (Write operation):**

sel =0,wr=1 , rd\_addr\_a=001, rd\_addr\_b=101,wr\_addr=001, d\_in=BA98,Verify in[15:0] of Register 1



IV. SCREENSHOT 5 CASE 5 (Read operation):
 sel =0,wr=0 , rd\_addr\_a=001, rd\_addr\_b=101,wr\_addr=001,
 Verify d out a, d out b



V. SCREENSHOT 6 CASE 6 (Write operation after addition): sel =1,wr=1,op=00, rd\_addr\_a=001, rd\_addr\_b=101,wr\_addr= 010 d\_in = XXXX,ALU output=d\_out\_a + d\_out\_b=4567+BA98=FFFF to be written to Reg2



VI. SCREENSHOT 7 **CASE 7(Write operation after subtraction):**sel =1,wr=1,op=01, rd\_addr\_a=010, rd\_addr\_b=111,wr\_addr= 100
d\_in = XXXX,ALU output=Reg2-Reg7=FFFF-3210=CDEF to be written to Reg4



## **CASE 8(Write operation after subtraction):**

sel =1,wr=0,op=01, rd\_addr\_a=100, rd\_addr\_b=100,wr\_addr= xxx d\_in = XXXX,ALU output=Reg4-Reg4=CDEF-CDEF =0000



#### Disclaimer:

- The programs and output submitted is duly written, verified and executed my me.
- I have not copied from any of my peers nor from the external resource such as internet.
- If found plagiarized, I will abide with the disciplinary action of the University.

Signature: SUJAL S

Name: SUJAL.S

SRN: PES2UG21CS548

Section: I

Date: 07/10/2022