#### **ASSIGNMENT 3**

## Digital Design and Computer Organization UE21CS251A

## 3<sup>rd</sup> Semester, Academic Year 2021-22

Date:18/10/2022

| Name: SUJAL.S | SRN:PES2UG21CS548 | Section |
|---------------|-------------------|---------|
|               |                   | I       |

Program Number:\_\_\_\_1\_\_

Title of the Program

AIM: Write a Verilog code and test bench for 4 bit Binary up counter designed using D Flip Flops

```
C: > iverilog > bin > 🗋 counter.v
      module counter (clock ,reset ,out);
     input clock;
     input reset;
      output reg[3:0] out;
      always @ (posedge clock)
  8
      begin
         if (! reset)
 10
             out <= 0;
 11
          else
 12
             out <= out + 1;
 13
      end
 14
      endmodule
 15
```

```
module tb_counter;
reg clk;
reg rstn;
wire [3:0] out;
counter c0 ( .clock (clk),.reset (rstn),.out (out));
always #5 clk = ~clk;
  initial begin
    clk <= 0;
   rstn <= 0;
   $monitor ("Time = %0t Output = %b", $time, out);
          rstn <= 1;
   $monitor ("Time = %0t Output = %b", $time, out);
          rstn <= 0;
   $monitor ("Time = %0t Output = %b", $time, out);
          rstn <= 1;
   $monitor ("Time = %0t Output = %b", $time, out);
   #50 $finish;
  end
initial
begin
$dumpfile("counter.vcd");
  $dumpvars(0, tb_counter);
```

```
C:\iverilog\bin>iverilog.exe -o output counter.v countertb.v
C:\iverilog\bin>vvp output
UCD info: dumpfile counter.vcd opened for output.
Time = 0 Output = xxxx
Time = 5 Output = 0000
Time = 20 Output = 0000
Time = 25 Output = 0001
Time = 35 Output = 0010
Time = 45 Output = 0011
Time = 55 Output = 0100
Time = 65 Output = 0101
Time = 75 Output = 0110
Time = 85 Output = 0111
          Output = 1000
Time = 95
Time = 100 Output = 1000
```



# ASSIGNMENT 3 Digital Design and Computer Organization

#### **UE21CS251A**

### 3<sup>rd</sup> Semester, Academic Year 2021-22

Date:18/10/2022

| Name: SUJAL.S | SRN:PES2UG21CS548 | Section |
|---------------|-------------------|---------|
|               |                   | I       |
|               |                   |         |

Program Number:\_\_\_\_2\_

Title of the Program

Write a Verilog code and test bench for 4-bit Ring Counter by D flipflop

```
C: > iverilog > bin > 🗋 ring.v
     module ring_counter(Clock, Reset, out);
     input Clock;
     input Reset;
     output [3:0] out;
      reg [3:0] Count_temp;
      always @(posedge(Clock))
      begin
         if(Reset == 1'b0)
 11
         begin
 12
             Count_temp <= 4'b0001;
 13
 14
         end
 15
         else
         begin
 17
 18
             Count_temp <= {Count_temp[2:0],Count_temp[3]};</pre>
 19
          end
 20
      end
 21
 22
      assign Count_out = Count_temp;
      endmodule
```

```
ring_counter uut(.Clock(Clock),.Reset(Reset),.out(Count_out));
initial Clock = 1'b1;
always #10 Clock = ~ Clock;
initial
begin
    Clock <= 1'b0;
    Reset <= 1'b1;
    $monitor ("T = %0t out = %b", $time, Count_out);
    repeat (2) @(posedge (Clock));
    Reset <= 1'b0;
    Clock <= 1'b1;
    $monitor ("T = %0t out = %b", $time, Count_out);
    repeat (15) @(posedge (Clock));
    $finish;
end
initial
begin
$dumpfile("ring_counter.vcd");
  $dumpvars(0,tb_ring);
end
endmodule
C:\iverilog\bin>vvp dsn
VCD info: dumpfile rc test.vcd opened for output.
                 Oclk=1,out=1000,reset=1
                 5clk=0,out=1000,reset=1
                10clk=1,out=0100,reset=0
                15clk=0,out=0100,reset=0
                20clk=1,out=0010,reset=0
                25clk=0,out=0010,reset=0
                30clk=1,out=0001,reset=0
                35clk=0,out=0001,reset=0
                40clk=1,out=1000,reset=0
                45clk=0,out=1000,reset=0
```



## Digital Design and Computer Organization UE21CS251A

### 3<sup>rd</sup> Semester, Academic Year 2021-22

Date:18/10/2022

| Name: SUJAL.S | SRN:          | Section |
|---------------|---------------|---------|
|               | PES2UG21CS548 | 1       |
|               |               |         |

Program Number:\_\_\_\_3\_\_\_

Title of the Program

Write a Verilog code and test bench for 4-bit Johnson Counter by D flipflop

```
wire [WIDTH-1 : 0] out;
    JohnSon_Counter u0 (.clock (clk), .reset (rstn), .out(out));
10
    initial clk = 0;
11
    always #10 clk = ~clk;
12
13
    initial
14
    begin
15
16
    {clk, rstn} <= 0;
17
18
    $monitor ("Time = %0t Output = %b", $time, out);
19
       repeat (2) @(posedge clk);
20
       $monitor ("Time = %0t Output = %b", $time, out);
21
       rstn <= 1;
22
       $monitor ("Time = %0t Output = %b", $time, out);
23
       repeat (15) @(posedge clk);
24
       $monitor ("Time = %0t Output = %b", $time, out);
25
       $finish;
26
    end
27
28
    initial
29
    begin
30
31
    $dumpfile("u0.vcd");
32
    $dumpvars(0, tb);
33
    end
34
    endmodule
```

```
T=0 out=xxxx
```

- T=10 out=0001
- T=50 out=0000
- T=70 out=1000
- T=90 out=1100
- T=110 out=1110
- T=130 out=1111
- T=150 out=0111
- T=170 out=0011
- T=190 out=0001
- T=210 out=0000
- T=230 out=1000
- T=250 out=1100
- T=270 out=1110
- T=290 out=1111
- T=310 out=0111

#### **Disclaimer:**

- The programs and output submitted is duly written, verified and executed my me.
- I have not copied from any of my peers nor from the external resource such as internet.
- If found plagiarized, I will abide with the disciplinary action of the University.

Signature: Sujal.S

Name: Sujal.S

SRN: PES2UG21CS548

Section: I

Date: 18/10/2022