

| Name: SUNDEEP A | SRN: PES1UG20CS445 | Section: H     |
|-----------------|--------------------|----------------|
|                 | Date: 25-08-21     | Week Number: 1 |

```
Basic Gates
Program:
Invert operator:
module invert(input wire i, output wire o1);
        assign o1 = ^{\sim}(i);
endmodule
And operator:
module and2(input wire i0, i1, output wire o2);
        assign o2 = (i0 \& i1);
endmodule
Or operator
module or2(input wire i0, i1, output wire o3);
        assign o3 = (i0 | i1);
endmodule
Xor operator
module xor2(input wire i0, i1, output wire o4);
        assign o4 = (i0 ^ i1);
endmodule
Nand operator
module nand2(input wire i0, i1, output wire o5);
        assign t = (i0 \& i1);
       assign o5 = ^{\sim}(t);
endmodule
Nor operator
module nor2(input wire i0, i1, output wire o6);
       assign o6 = \sim(i0|i1);
endmodule
Output Screenshot:
```



```
C:\Users\HP\Desktop\PESU\SEM-3\DDCO_LAB\week1>iverilog -o aout b.v btestBench.v
C:\Users\HP\Desktop\PESU\SEM-3\DDCO_LAB\week1>vvp aout
VCD info: dumpfile dump2.vcd opened for output.
0010001
0110111
1000111
1101100
0010001
C:\Users\HP\Desktop\PESU\SEM-3\DDCO_LAB\week1>gtkwave dump2.vcd
GTKWave Analyzer v3.3.108 (w)1999-2020 BSI
[0] start time.
[40] end time.
Invert operator:
Signals-
        Waves
Time
  i
And operator:
                   10 sec
Time
i0
i1
02
Or operator:
i1
Xor operator:
Nand operator:
i1
```







