

# **ENSC350: DIGITAL SYSTEMS DESIGN**

# **SPRING 2024 - 1241**

## LAB 4: MEMORY, SCHEDULING, AND DECRYPTION

### DESCRIPTION

In this lab, you will get experience creating a design that contains several on-chip memories. This is an opportunity to practice what you learned in the lecture on on-chip memory. The circuit you will create is an RC4 Decryption circuit. RC4 is a popular stream cypher, and until recently was widely used in encrypting web traffic among other uses. RC4 has now been deemed insecure and has been replaced by several variants. Still, RC4 is an important algorithm and provides a good vehicle for studying digital circuits that made extensive use of on-chip memory. It also provides a basis for implementing some of these variants that are more secure.

In this lab, you will first design an RC4 decryption circuit. The secret key will be obtained from a bank of switches on your DE2 board, and the encrypted message will be given to you as a ROM initialization file.

Working week: March 18 – March 22, 2024

Marking week: March 26 & 28, 2024

#### **BACKGROUND: RC4 DECRYPTION**

```
secret key []: array of bytes that represent the secret key. In our implementation,
                        we will assume a key of 24 bits, meaning this array is 3 bytes long
         encrypted input []: array of bytes that represent the encrypted message. In our
                        implementation, we will assume the input message is 32 bytes
// Output:
        decrypted output []: array of bytes that represent the decrypted result. This will
                       always be the same length as encrypted input [].
// initialize s array. You will build this in Task 1
for i = 0 to 255 {
        s[i] = i;
// shuffle the array based on the secret key. You will build this in Task 2
for i = 0 to 255 {
        j = (j + s[i] + secret key[i mod keylength]) mod 256 //keylength is 3 in our impl.
        swap values of s[i] and s[j]
// compute one byte per character in the encrypted message. You will build this in Task 2
for k = 0 to message length-1 { // message length is 32 in our implementation
        i = (i+1) \mod 256
        j = (j+s[i]) \mod 256
        swap values of s[i] and s[j]
         f = s[(s[i]+s[j]) \mod 256]
         decrypted output[k] = f xor encrypted input[k] // 8 bit wide XOR function
```

This section describes the RC4 decryption algorithm. You can find more information by doing a Google Search, but the information here should be sufficient to complete this lab. Interestingly, the same algorithm is used for both encryption and decryption, but we will only use it for decryption in this lab.

RC4 is a stream cipher. Based on a key, the algorithm generates a series of bytes. Each byte is XOR'ed with one byte of a message to produce the decoded text. The basic RC4 algorithm is shown in the previous page.

The length of the secret key can vary in different applications, but is typically 40 bits (5 bytes). In our implementation, we will assume a 24 bits (3 byte) key for simulation purposes. Note that in the second loop above, secret\_key[0] refers to the first byte of the key, secret\_key[1] refers to the second byte of the secret key, and secret\_key[2] refers to the third byte of the secret key. This is illustrated below; in this example, the 24-bit secret key is 00000011011111100111100 = x035F3C. The diagram shows how each of secret\_key[0], secret\_key[1], and secret\_key[2] are found.



The encrypted message (the input) consists of 32 bytes, and in the above pseudo-code, **encrypted\_input[k]** refers to the kth byte in the encrypted input. The decrypted message (the output) will also be 32 bytes; in the above pseudo-code, **decrypted\_output[k]** refers to the kth byte in the encrypted output.

#### Marks

No implementations done in this section; therefore, no marks. However, the information provided must be understood to proceed to the next sections for a correct implementation of the system.

## CREATING A MEMORY, INSTANTIATING IT, AND WRITING TO IT

<u>TASK 1:</u> you will get started by creating a RAM using the Wizard in the IP Catalog, creating circuitry to fill the memory, and observing the memory contents using the In-System Memory Content Editor.

## Creating a RAM block using the Wizard

First, create a new Quartus II project. Then, choose **Tools->IP Catalog**. In the IP Catalog, select **Basic Functions->On Chip Memory->RAM: 1-Port**. A window Save IP Variation will appear. Modify the file name to be **s\_memory.vhd** in your working directory. Hit **OK**. In the next few panels, customize your IP core as follows:

- How wide should the 'q' output bus be? 8 bits
- How many 8-bit words of memory? 256 words
- What should the memory block type be? M9K
- Set the maximum block depth to be: auto words
- What clocking method would you like to use? Single clock
- Which ports should be registered: Make sure 'q' output port is unselected
- Create one clock enable signal...: do not select
- Create an 'aclr' asynchronous clear...: do not select
- Create a 'rden' signal...: do not select
- What should the q output be when reading...: New Data
- Get X's for write mask bytes...: selected
- Do you want to specify the initial contents? No
- Allow In-System Memory Content Editor to capture and update.. Select this option
- The 'Instance ID' of this RAM is  $\underline{S}$
- Generate netlist: do not select
- Output files: select s memory.cmp (VHDL Component declaration file)
- Do you want to add the Quartus II File to the project? Yes

When you finish this, you will find the file **s\_memory.qip** in your project file list. Click on the triangle beside **s\_memory.qip** to expand, and you will see **s\_memory.vhd**. Open this file and examine it. Near the top of your file, you will find the Entity declaration for **s memory**, which will look something like this:

Be sure your declaration matches the above. This is the entity you will include as a component in your design.

## Creating a VHDL module that writes to your memory

To get started, examine **ksa.vhd** from the task1 subdirectory in the distribution zip file. You will see that this declares the component that you should have created using the Wizard. Add this file to your project. Examine this file.

You are to add code to implement the following algorithm (this is the very first part of RC4). After the memory is filled, go to a state called DONE that does nothing but stay in DONE (an endless loop).

```
for i = 0 to 255 {
 s[i] = i;
```

Import your pin assignments (as usual) and compile. Be sure your design compiles without errors before going on.

## Running your code

Download your design and run it as usual. The circuit will fill the on-chip memory with the numbers 0-255. To examine the contents of the memory, you can choose **Tools->In System Memory Content Editor** (while your circuit is running). If you see "No Devices Detected" in the JTAG Chain configuration, select the hardware pulldown and select USB Blaster. This will open a window that shows the memory contents. In the instance manager window (left) you should see a list of memories in your design (in this case, it is only **S**). Right click **S**, and choose **Read Data from In-System Memory**.



This memory contents will be read and displayed. You should see something like:

```
Instance 0: S
000000
       00 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 0F 10 11
                                                                     .....!"#$%&"
000014
       14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 20 21 22 23 24 25 26 27
                               30
                                            34
                                                          39
                                                                     ()*+,-./0123456789:;
000028
                       2D 2E 2F
                                  31
                                      32
                                         33
00003c
        3C 3D 3E 3F 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D
                                                                     <=>?@ABCDEFGHIJKLMNO
                                                                    PQRSTUVWXYZ[\]^_`abc
000050
       50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5D 5E 5F 60 61 62 63
000064
       64 65 66 67 68 69 6A 6B 6C 6D 6E 6F
                                            70
                                              71
                                                 72
                                                    73 74
                                                                     defghijklmnopqrstuvw
000078
        78 79 7A
                 7B 7C
                       7D 7E
                            7F
                               80 81
                                     82 83
                                            84
                                              85
                                                 86 87
                                                       88
                                                                     xyz{|}~.....
00008c
       8C 8D 8E 8F 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9E 9F
0000a0
       AO A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF B0 B1 B2 B3
0000b4
       B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF C0 C1 C2 C3 C4 C5 C6 C7
       C8 C9 CA CB CC CD CE CF D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB
0000c8
       DC DD DE DF E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF
       FO F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF
```

As you can see, the memory has been filled. Each location 'i' contains the value 'i'. Be sure that your program has filled the memory as expected. You will use the In-System Memory Content Editor to help you debug your lab in Task 2, so be sure you are able to get this working before moving on.

## Marks

This section will have a value of 3 marks.

## BUILDING A SINGLE DECRYPTION CORE

<u>TASK 2:</u> you are to continue your design from Task 1 to implement a single decryption core. Given a 24 bits key, and an encrypted message in a ROM, your algorithm will decrypt the message and store the result in another memory. You will then use the *In-System Memory Content Editor* to read the result to ensure the encryption occurred as expected.

As shown below, your system will consist of three memories and a state machine/datapath. The initial encrypted message is stored in a 32-word ROM (which you will initialize using a .mif file when you compile the design). The result is stored in a 32-word RAM (which you can examine using the *In-System Memory Content Editor* after the decryption is complete. In addition, you will use a 256x8 bit S memory. The secret key is set using the slider switches. Note that the secret key should be 24 bits long, but you only have 18 slider switches on the DE2 board. Therefore, you can hardwire the upper order six bits of the secret key to 0.:



#### Second Loop in algorithm

Starting with your Task 1 code, add hardware to implement the second loop from the algorithm on the second page of this handout. That is, add code to implement

```
\begin{split} j &= 0 \\ \text{for } i &= 0 \text{ to } 255 \text{ } \\ j &= (j + s[i] + secret\_key[i \text{ mod keylength}] \text{ ) mod } 256 \\ //keylength is 3 in our impl. swap values of } s[i] \text{ and } s[j] \\ \} \end{split}
```

This code does not use the encoded message ROM or the decoded message RAM. Test your code as follows:

- Set the secret key to  $00000011\ 01011111\ 00111100 = x035F3C$  (remember you can set the lower order 18 bits of secret key using the slider switches as in the above diagram)
- Examine the S array using the in-system memory content editor as before.

You should see the following. If you do, your code is likely correct; if not, you have some debugging to do. Don't move on until you have this right.

```
000000 03 63 A1 C6 65 48 42 C2 59 00 75 54 6A 68 79 34 FA 47 41 25 .c..eHB.Y.uTjhy4.GA%
000014 13 D0 D2 11 8C 90 82 09 39 1C EF 0A C9 DD D1 B9 F4 52 DA 1B ......9......R..
000028 06 C7 CB A7 21 3C FD 36 05 4E 46 67 2B 80 9F CC F3 C4 C5 EE
                                                                   ....!<.6.NFg+.....
       97 20 60 73 30 31 B7 66 85 DE 7E FE 02 5A 5E AC 57 E0 1D 44
                                                                   . `s01.f..~..Z^.W..D
       28 12 78 AA 04 BF F9 58 AO EC 08 A4 56 9A 5C DB 84 EA 9C 64
000050
                                                                   (.x....X....V.\....d
000064 99 8D 1F 7C D7 D6 C3 70 16 A9 A6 62 BD E5 F2 B3 E9 76 01 88
                                                                   ...|...p...b....v..
000078 CE 35 98 53 CA FF 0E FB B5 45 E6 38 43 A3 51 18 32 3F 3D B0
                                                                   .5.S....E.8C.Q.2?=.
00008c
       5F A8 95 40 6F AE 72 29 9E AD 33 89 C8 4C B1 2C BE BA 9D AF
                                                                   _..@o.r)..3..L.,....
0000a0
       6D 4A D9 7D C1 3E D8 D5 27 2E C0 B4 93 4D 19 7A CF 3A FC 5D mJ.}.>..'....M.z.:.]
0000b4 A5 50 A2 49 BB 61 E3 24 6B 15 74 E7 0B B8 6C 4B 81 10 3B E1
                                                                   .P.I.a.$k.t...1K..;.
0000c8 96 D4 4F 26 69 77 1E 2D 0D 6E B2 EB 86 9B 7B 2F 8F CD 22 91
                                                                   ..O&iw.-.n....{/...".
0000dc F0 8E 7F D3 94 DC F8 ED E2 F6 BC E4 DF 0F 17 1A F5 8B 5B 0C
0000f0 AB E8 8A B6 07 55 71 14 92 87 23 2A F7 37 83 F1
                                                                   .....Uq...#*.7..
```

## Rest of algorithm

Now, you will complete the rest of the algorithm (the third for loop in the pseudo-code on Page 1 of this handout). This will require adding two memories: one to store the encrypted message (this could be a ROM since the message to decrypt will be compiled with your hardware) and one to store the decrypted message (this could be a RAM since your circuit must write the result to it). To create the ROM and RAM, it is suggested that you use the *Wizard* (as you did for Task 1).

When creating a ROM using the *Wizard* from the IP catalog, you will have the ability to indicate an initialization file name. Use the name **message.mif**. You can examine an example **message.mif** from the distribution zip file (under the folder **secret\_message\_1**). You will need to make sure this file is in your working directory before you create your component with the *Wizard*. During compilation, the contents in this file is then read (notice: it is read at compile time), and is used as the initial contents of the memory. There are several other settings you will need to specify in the *Wizard*; you should know enough now that you can figure out what to use for each of these settings.

## Test your design.

If you decrypt the first message (in **secret\_message\_1**) in the distribution zip file (with secret key 00000011 01011111 00111100 = x035F3C) you should see the following if you use the *In System Memory Content Editor* to view the contents of the Decrypted Message RAM after your algorithm completes (note: not the S memory; that will continue to contain pseudo-random bytes). As you can see, the decrypted message is an ASCII string that you can read.

Check the other messages in the distribution zip file (each message has its own secret key). For each message, you will need to replace **message.mif** in your working directory. Due to a bug in Quartus II, you must also delete the **db** directory in your working directory before recompiling (the **db** directory acts as a cache, and caches your most recent **message.mif** file). You may find that you cannot delete the **db** directory while Quartus II is open; if that is the case for you, then quit Quartus II, delete the **db** directory, and then restart Quartus II. Remember that the contents of the initial memory contents file are read at compile time, not run time. Of course, the slider switches are read at run-time. Be sure to use the slider switches to set the appropriate secret key (each of the three messages in the distribution zip file has its own secret key).

Finally, you may see this common error: Watch out for a warning such as:

```
Critical Warning (127003): Can't find Memory Initialization File or Hexadecimal (Intel-Format) File ./db/message_mod.mif -- setting all initial values to 0
```

If you see this warning, it did not find your **message.mif** file during compilation. Make sure it is in your project directory, and that you specified it properly when you made your component.

## Marks

This section will have a value of 8 marks.

## **CHALLENGE TASK**

Not a specific task, but rather the complete and correct execution of all components of this design will grant you this mark. No compilation errors and Code well commented will also be considered.

## Marks

This section will have a value of 1 mark.

## WHAT TO DEMO

You don't need to demo each component individually. For this laboratory, it is suggested to demo the complete system and then go into details. Test several examples and get ready to show them to your TA. Modify variables to test different cases.

In all cases, for full marks, you must demo your working circuit on the FPGA board (simulation or on paper/code explanation will not suffice).

## Remember to always:

- Have support material to explain the operation of your code (State Machine diagrams, Logic blocks diagrams, commented code, previous ModelSim result graphs, etc.).
- Get a backed up fully operational code copy in case any corrupted file or unexpected situation happens to your original files.
- Be certain of how your device operates and how to explain its operation so that full marks could be achieved.
- Use additional hardware resources to make your implementation easier to explain (LEDs to show changes or events, input accepted, others), mostly for FMS.

If you got the entire design working, demonstrate that to the TA and submit all VHDL files.

Your code must be submitted no later than 24 hours after your demo. You must ensure you submit exactly the code that you demoed; submitting code other than the code you demo is considered academic misconduct.

You should submit all of the .vhd files that you have written. Please do not zip up your entire working directory and submit it; if everyone does this, it takes too much space. Only submit the .vhd files. Do not submit temporary files, or .vhd files that you did not modify.

Finally, a reminder that **all team members must be present** to demo the operation of your design (**if one person is not present**, **that person will not receive marks for this lab**).