

# Technical Note

# **DDR3 Dynamic On-Die Termination**

### Introduction

DDR3 SDRAM technology has the ability to transfer data at a much higher rate than previously possible. With these improved data rates, designers need options to improve the signal integrity of the data bus, while still maintaining performance. This technical note will describe dynamic on-die termination (ODT), which is a new feature introduced with DDR3 and provides systems with increased flexibility to optimize termination values for different loading conditions.

For optimum signaling, a typical dual-slot system will have a module terminate to a LOW impedance value ( $30\Omega$  or  $40\Omega$ ) when in an idle condition. When the module is being accessed during a WRITE operation, greater termination impedance is desired, for example,  $60\Omega$  or  $120\Omega$  Dynamic ODT enables the DRAM to switch between HIGH or LOW termination impedance without issuing a mode register set (MRS) command. This is advantageous because it improves bus scheduling and decreases bus idle time.

## **Mode Register**

Table 1: MR1 Settings

| А9 | A6 | A2 | Rtt_Nom              |
|----|----|----|----------------------|
| 0  | 0  | 0  | Nominal ODT disabled |
| 0  | 0  | 1  | RZQ/4 (60Ω)          |
| 0  | 1  | 0  | RZQ/2 (120Ω)         |
| 0  | 1  | 1  | RZQ/6 (40Ω)          |
| 1  | 0  | 0  | RZQ/12 (20Ω          |
| 1  | 0  | 1  | RZQ/8 (30Ω)          |
| 1  | 1  | 0  | Reserved             |
| 1  | 1  | 1  | Reserved             |

Table 2: MR2 Settings

| A10 | А9 | Rtt_WR               |
|-----|----|----------------------|
| 0   | 0  | Dynamic ODT disabled |
| 0   | 1  | RZQ/4 (60Ω)          |
| 1   | 0  | RZQ/2 (120Ω)         |
| 1   | 1  | Reserved             |

Notes: 1. RZQ is a precision  $240\Omega$  calibration resistor that is connected on the DRAM from the ZQ ball to VSSQ.



# **Operation**

When ODT is enabled in the mode register (either Rtt\_Nom or Rtt\_WR) and the ODT pin is HIGH, the DRAM will terminate DQS, DQS#, DM, and all of the DQ. For a x8 device with TDQS enabled, TDQS and TDQS# pins will also terminate.

ODT consists of two different mode register settings. The primary setting is nominal ODT (Rtt\_Nom). This termination value can be used in standby conditions and during WRITE operations. However, with DDR3, termination is not allowed during READ operations. When Rtt\_Nom is used during a WRITE operation, only RZQ/2, RZQ/4, and RZQ/6 are available.

Dynamic ODT (Rtt\_WR) is only applicable during WRITE cycles. If Rtt\_Nom and Rtt\_WR are enabled, the DRAM will change termination from the Rtt\_Nom value to the Rtt\_WR value upon issuing the WRITE command. When the WRITE burst is complete, the termination will change back to the Rtt\_Nom value. These termination changes are performed without having to issue additional MRS commands.

Rtt\_Nom does not have to be enabled to use dynamic ODT. Rtt\_Nom and Rtt\_WR may be used independently. If Rtt\_Nom is disabled and Rtt\_WR is enabled via the MR, the DRAM will only terminate during WRITE operations. This ability to operate independently is particularly useful in DDR3 quad-rank configurations, where the ODT pin is tied HIGH on two of the ranks.

## **Timing**

Table 3: Dynamic ODT Specific Timing

| Symbol           | Description                               | Begins At          | Defined To                             | Definition for all DDR3<br>Speed Bins    | Units           |
|------------------|-------------------------------------------|--------------------|----------------------------------------|------------------------------------------|-----------------|
| ODTLCNW          | Change from<br>Rtt_Nom to<br>Rtt_WR       | Write registration | Rtt switched from<br>Rtt_Nom to Rtt_WR | WL - 2                                   | <sup>t</sup> CK |
| ODTLCNW4         | Change from<br>Rtt_WR to<br>Rtt_Nom (BC4) | Write registration | Rtt switched from<br>Rtt_WR to Rtt_Nom | 4 <sup>t</sup> CK + ODTLoff              | <sup>t</sup> CK |
| ODTLCNW8         | Change from<br>Rtt_WR to<br>Rtt_Nom (BL8) | Write registration | Rtt switched from<br>Rtt_WR to Rtt_Nom | 6 <sup>t</sup> CK + ODTLoff              | <sup>t</sup> CK |
| <sup>t</sup> ADC | Rtt change skew                           | ODTLCNW complete   | Rtt transition complete                | 0.5 <sup>t</sup> CK ±0.2 <sup>t</sup> CK | <sup>t</sup> CK |

Figure 1 on page 3 shows a typical timing sequence using both nominal ODT and dynamic ODT. Both Rtt\_Nom and Rtt\_WR are enabled via the mode register. At T1, the ODT pin is asserted HIGH and the Rtt synchronous turn-on delay (ODTLon) begins.



Figure 1: Dynamic ODT - ODT Asserted Before and After WRITE, BC4



Notes: 1. Via MRS or OTF. AL = 0, CWL = 5. Rtt\_Nom and Rtt\_WR are enabled.

2. ODTH4 applies to first registering ODT HIGH and then to the registration of the WRITE command. In this example, ODTH4 is satisfied if ODT goes LOW at T8 (four clocks after WRITE command).

Figure 2: Dynamic ODT - Without WRITE



Notes: 1. AL = 0, CWL = 5. Rtt\_Nom is enabled, and Rtt\_WR either is enabled or disabled.

2. ODTH4 is defined from ODT registered HIGH to ODT registered LOW. In this example, ODTH4 is satisfied. ODT registered LOW at T5 is also legal.



Figure 3: Dynamic ODT - ODT Pin Asserted With WRITE for 6 Clock Cycles, BL8



Notes: 1. Via MRS or OTF. AL = 0, CWL = 5. If Rtt\_Nom either can be enabled or disabled, ODT can be HIGH. Rtt\_WR is enabled.

2. In this example, ODTH8 = 6 is satisfied exactly.

Figure 4: Dynamic ODT - ODT Pin Asserted With WRITE for 6 Clock Cycles, BC4



otes: 1. Via MRS or OTF. AL = 0, CWL = 5. Rtt\_Nom and Rtt\_WR are enabled.

2. ODTH4 is defined from ODT registered HIGH to ODT registered LOW. In this example, ODTH4 is satisfied. ODT registered LOW at T5 is also legal.



Figure 5: Dynamic ODT - ODT Pin Asserted With WRITE for 4 Clock Cycles, BC4



 Via MRS or OTF. AL = 0, CWL = 5. Rtt\_Nom either can be enabled or disabled. If disabled, ODT can remain HIGH. Rtt\_WR is enabled.

2. In this example, ODTH4 = 4 is satisfied.

#### Conclusion

ODT reduces the amount of jitter at the module being accessed and decreases reflections from any secondary modules. This improvement in signal integrity ensures a more predictable, open data eye. Dynamic ODT improves bus scheduling with seamless transitions between nominal and write termination values without having to perform MRS commands.



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 prodmktg@micron.com www.micron.com Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.