CS 2410 Project 1

Dillon Schetley (DIS43)

Meiqi Guo (MEG168)

Supriya Hulsure (SPH34)

Test are run on the cluster oxygen.cs.pitt.edu

We tested our simulator with Test1.dat. Comparative analysis of NI, NW, NB, NF and NR is shown in figures below.









According to the comparative analysis above, we conclude that:

- Setting the issue and commit width equal to 4 is reasonable because if we set them less than 4 then the program will need more cycles to be completed and if we set them more than 4 then the total cycle remains.
- Neither fetch width nor instruction queue length is a bottleneck of the architecture.
- The length of reorder buffer is a bottleneck of the architecture, as shown in the figure with NR=4. Setting it to 16 is a good choice since setting NR to 32 doesn't help decreasing cycles.
- According to the basic configuration of these parameters, the average utilization of CDB is
  43.000000 %, which shows that CDB is not the bottleneck when NB = 4. This is coherent with our experimentation before.

Part 2: SMT









## Conclusion:

- If one thread, we need 33 cycles. In order to complete two test data in the same time, it should be 66. With SMT, it needs 47 for these two test data.
- Reservation station is the bottleneck of the architecture.