The University of Texas at Dallas

VLSI Design

Project 6

EECT 6325

20-Bit ALU

1

## TABLE OF CONTENTS

| Content                                                                                                                                                                                                              |                 | Page number                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------|
| <ol> <li>Description</li> <li>Design trade-offs</li> <li>Simulation</li> <li>Abstract and LEF gener</li> <li>Automatic routing and</li> <li>Static timing analysis</li> <li>Result</li> </ol>                        |                 | 3<br>5<br>5<br>8<br>10<br>13             |
|                                                                                                                                                                                                                      | LIST OF FIGURES |                                          |
| <ol> <li>Simulation of original of a simulation using our lift.</li> <li>Filler layout.</li> <li>Abstracts.</li> <li>Layout of ALU.</li> <li>Schematic.</li> <li>Symbol.</li> <li>DRC and LVS error wing.</li> </ol> | orary           | 5<br>7<br>8<br>9<br>11<br>11<br>12<br>12 |
| 1. ALU operations                                                                                                                                                                                                    | LIST OF TABLES  | 4                                        |

# 20 Bit Arithmetic Logic Unit

#### 1. Description:

Arithmetic and logic unit is a digital circuit used to perform arithmetic and logic operations. It was first realized by John Von Neumann [1].

It performs arithmetic operations such as addition, subtraction, multiplication etc., It also performs logic operations such as AND, OR, NOT, XOR etc.,

The main use of ALU is its implementation in CPU of a computer [1]. It can perform both simple and complex operations. The various operations implemented are:

- Addition: Adds two numbers
- Subtraction: Subtracts one number from the other
- Multiplication: Multiplies two numbers
- MAC: Multiplies and accumulates the result
- OR: Performs logical OR of two inputs
- AND: Performs logical AND of two inputs
- NOT: Performs logical NOT of first input
- XOR: Performs logical XOR of two inputs
- Left shift: Shifts the first operand to the left by the number of places specified by the second operand
- Right shift: Shifts the first operand to the right by the number of places specified by the second operand
- Compare: The two operands are compared and the output is given as follows
  - If first operand is greater, output is 1
  - If second operand is greater, output is 2
  - If the two operands are equal, output is 3
- Palindrome: If the two numbers are palindrome of each other i.e., one number is the reverse of the other, then the output is 1, else it is zero
- Reduction AND: AND operation is performed on successive bits of the first operand
- Reduction OR: OR operation is performed on successive bits of the first operand
- Reduction XOR: XOR operation is performed on successive bits of the first operand
- NOR: Performs logical NOR of the 2 inputs
- NAND: Performs logical NAND of the 2 inputs

- XNOR: Performs logical XNOR of the 2 inputs
- Binary to gray conversion: The binary values are converted to gray scale through XOR operations
- Subtraction using 2's complement
- Negation of second input

In our design of ALU, the inputs 'a' and 'b' are 20 bit wide and the output 'out' is 40 bit. The operations are performed based on another input signal 'sel' during the edge of the clock signal transition. The width of the output signal is chosen to be double that of the input, to make room for the multiplication operation. As an example, the inputs are taken as a=18 and b=3. Table 1 summarizes the operations and corresponding outputs.

| Sel value | Operation             | O/p in decimal | O/p in binary |
|-----------|-----------------------|----------------|---------------|
| 1         | Addition              | 21             | 000010101     |
| 2         | Subtraction           | 15             | 000001111     |
| 3         | Multiplication        | 54             | 000110110     |
| 4         | MAC                   | 72             | 001001000     |
| 5         | OR                    | 19             | 000010011     |
| 6         | AND                   | 2              | 00000010      |
| 7         | NOT                   | 1099511627757  | 111101101     |
| 8         | XOR                   | 17             | 001110001     |
| 9         | Left shift            | 144            | 0010010000    |
| 10        | Right shift           | 2              | 00000010      |
| 11        | Compare               | 1              | 00000001      |
| 12        | Palindrome            | 0              | 00000000      |
| 13        | Reduction And         | 0              | 000000000     |
| 14        | Reduction Or          | 1              | 00000001      |
| 15        | Reduction Xor         | 0              | 000000000     |
| 16        | NOR                   | 1099511627756  | 111101100     |
| 17        | NAND                  | 1099511627773  | 111111101     |
| 18        | XNOR                  | 1099511627758  | 111101110     |
| 19        | Binary to gray        | 27             | 000011011     |
| 20        | Subtraction using 2's | 15             | 000001111     |
|           | complement            |                |               |
| 21        | Negation of 'b'       | 1099511627772  | 111111100     |
| Default   | -                     | 0              | 00000000      |

Table 1 ALU Operations

## 2. Design trade-offs:

- The width of the n-MOS and p-MOS are chosen in such a way as to get optimum Energy-delay product. However the width can be decreased furthermore but with a trade-off with the high EDP.
- While laying out the cells, the minimum distance between the external pin and the GR logic has to be 0.24um. However, in order to avoid the Design rule check error of distance between the RX and GRlogic(min of 0.1um), the GRLogic was extended according to the scale of 0.24+0.48\*n, which increased the area of each cell.
- In order to minimize the number of diffusion breaks in individual cells of mux2 and D-flip flop, the height of the cells were increased which was a trade-off between number of breaks and area.

#### 3. Simulation:

A Verilog code was written to describe the above functionalities and tested using a test bench code to obtain the below 5 graphs.







Figure 1 Simulation waveform of original code

The layouts of 8 cells were used to characterize the library. That .lib file was converted to .db file using design vision and the netlist for the Verilog code was regenerated using our library. The sample netlist is as shown below:

```
module alu_161 ( a, b, sel, clk, out );
input [19:0] a;
input [19:0] b;
input [4:0] sel;
output [39:0] out;
input clk;
wire N45, N46, N180, N181, N222, N223, N426, N428, N429, N430, N431, N509,
N510, N591, N592, N611, N612, N613, N614, N615, N616, N617, N618,
N619, N620, N621, N622, N623, N624, N625, N626, N627, N628, N629,
N630, n751, n752, n753, n754, n755, n756, n757, n758, n759, n760,
n761, n762, n763, n764, n765, n766, n767, n768, n771, n772, n773,............
```

#### The cell list is as below:

| Cell I           | Reference | Library | Area    | Attributes   |
|------------------|-----------|---------|---------|--------------|
| U727             | xor2      | op_cond | 27.959  | 9999 mo      |
| U728             | xor2      | op_cond | 27.959  | 9999 mo      |
| U729             | xor2      | op_cond | 27.959  | 9999 mo      |
|                  |           |         |         |              |
|                  |           |         |         |              |
| sll_57/M1_5_36   | mux2      | op_co   | nd      | 34.939999 mo |
| sll_57/M1_5_37   | mux2      | op_co   | nd      | 34.939999 mo |
| sll_57/M1_5_38   | mux2      | op_co   | nd      | 34.939999 mo |
| sll_57/M1_5_39   | mux2      | op_co   | nd      | 34.939999 mo |
|                  |           |         |         |              |
| Total 4326 cells |           | 98      | 171.926 | 6731         |
|                  |           |         |         |              |

\*\*\*\*\* End Of Report \*\*\*\*\*

The netlist was tested using a testbench to obtain the below 3 graphs. It can be noted that the output here is obtained at the negative edge of the clock.







Figure 2 Simulation using our library

## 4. Abstract and LEF generation

A new layout for the 'filler' was created (Figure 3) without any I/O pins, with the height matched to the rest of the cells.



Figure 3 Filler layout

An abstract was created for each of the cells including filler. The abstracts are as shown below in figure 4.







Figure 4 Abstracts

A LEF file was created and exported from cadence using our library. In this case, library proj6. A ASCII dump file named proj6\_dump.asc was created from the LEF file. PERL script was run to convert the LEF file to Encounter readable version as proj6\_out.lef.

## 5. Automatic routing and placement:

Using Encounter tool of Siliconsmart, the Verilog file and the output LEF files are imported. Floor planning, placement of standard cells, placement of fillers, supplying the power rings and stripes and routing is performed. The I/O metal pins are matched and the design is saved as a DEF file.

Using cadence, the DEF file is imported and the layout is obtained. The final layout of 20 bit ALU is as shown in the figure 5. This layout is checked for DRC errors.

The Verilog file is imported and the schematic is obtained as shown in figure 6. The schematic is checked for LVS errors. The symbol is shown in figure 7.

The windows showing DRC and LVS is in figure 8.



Figure 5 Layout of ALU



Figure 6 Schematic



Figure 7 Symbol



Figure 8 DRC and LVS error windows

## 6. Static timing analysis:

It was done using Primetime. The Verilog file and the primetime.script files were used to generate the report for area and maximum delay. The file 'Variables1' was changed as below:

```
set library_file "op_cond.db"
set 13erilog_file "alu_161_syn.v"
set input_transition 65
set load 25
set driving_cell "inverter"
set clock_pin_name "clk"
set clock_period 60
set reset_pin_name "r"
```

The maximum delay is obtained to be 20.97ns and the slack is not obtained, since we have only D-flip flop connected to the output register. The power is obtained to be 1.88mW.

Primetime report:

```
PrimeTime I

Version I-2013.12-SP3 for suse64 – Apr 17, 2014

Copyright I 1988-2014 Synopsys, Inc.

ALL RIGHTS RESERVED
```

This program is proprietary and confidential information of Synopsys, Inc. and may be used and disclosed only as authorized in a license agreement controlling such use and disclosure.

# Define search path 13erilog file and library and variables

```
set search_path "* ~/cad/primetime"

* ~/cad/primetime

source variables1

r

r

# link library
```

```
set link_library $library_file
op_cond.db
set target_library $library_file
op_cond.db
#set link_library [list $library_file ]
#set target_library [list $library_file ]
```

```
# link design
remove design –all
Error: Nothing matched for designs: there are none loaded (SEL-005)
read_verilog $verilog_file
Loading 14erilog file '/home/eng/s/sxg149730/cad/primetime/alu 161 syn.v'
# Define IO parameters
set driving cell -lib cell $driving cell -input transition rise $input transition -input transition fall
$input transition [all inputs]
Loading db file '/home/eng/s/sxg149730/cad/primetime/op cond.db'
Linking design alu 161...
1
set load $load [all outputs]
#define the clock – for comb circuit we may not need to use any clock
create clock –name clk –period $clock period [get ports $clock pin name]
set clock transition -rise -max $input transition [get clocks clk]
1
set clock transition –fall –max $input transition [get clocks clk]
1
# set condition
set timing slew propagation mode worst slew
worst slew
set timing report unconstrained paths true
true
set power enable analysis true
true
set disable timing [get ports $reset pin name]
Warning: No port objects matched 'r' (SEL-004)
Error: Nothing matched for ports (SEL-005)
Error: Nothing matched for object list (SEL-005)
# analyze delay and power
check timing
Warning: Some timing arcs have been disabled for breaking timing loops
       or because of constant propagation. Use the 'report disable timing'
       command to get the list of these disabled timing arcs. (PTE-003)
Information: Checking 'no input delay'.
```

Information: Checking 'no driving cell'. Information: Checking 'unconstrained endpoints'. Warning: There are 80 endpoints which are not constrained for maximum delay. Information: Checking 'unexpandable clocks'. Information: Checking 'latch fanout'. Information: Checking 'no clock'. Information: Checking 'partial input delay'. Information: Checking 'generic'. Information: Checking 'loops'. Information: Checking 'generated clocks'. Information: Checking 'pulse\_clock\_non\_pulse\_clock\_merge'. Information: Checking 'pll configuration'. 0 update\_timing 1 report\_timing -transition\_time -to out\_reg[39]/d Report: timing -path\_type full -delay\_type max -max paths 1 -transition time -sort by slack Design: alu 161 Version: I-2013.12-SP3 Date : Tue Dec 9 12:17:07 2014

Startpoint: sel[0] (input port)

Endpoint: out reg[39]

(falling edge-triggered flip-flop clocked by clk')

Path Group: (none)
Path Type: max

| Point                | Trans | Incr  | Path    |
|----------------------|-------|-------|---------|
|                      |       |       |         |
| input external delay |       | 0.00  | 0.00 r  |
| sel[0] (in)          | 12.67 | 11.67 | 11.67 r |
| U811/vout (nor2)     | 1.96  | 1.76  | 13.43 f |
| U4899/out (inverter) | 0.47  | 0.50  | 13.94 r |
| U4898/out (nand2)    | 0.19  | 0.25  | 14.19 f |
| U4897/out (inverter) | 0.21  | 0.22  | 14.41 r |

| ι | J4889/out (nand2)    | 0.08 | 0.10 | 14.5 | 51 f    |
|---|----------------------|------|------|------|---------|
| ι | J4881/out (aoi22)    | 0.90 | 0.09 | 14.6 | 60 r    |
| ι | J4880/vout (xor2)    |      | 0.40 | 0.27 | 14.88 f |
| ι | J4863/out (inverter) |      | 0.09 | 0.09 | 14.97 r |
| ι | J4862/out (nand2)    |      | 0.25 | 0.06 | 15.03 f |
| ι | J4861/out (aoi22)    |      | 0.22 | 0.15 | 15.19 r |
| ι | J3225/out (nand2)    |      | 80.0 | 0.10 | 15.29 f |
| ι | J3224/out (aoi22)    |      | 0.23 | 0.10 | 15.38 r |
| ι | J3212/out (nand2)    |      | 0.08 | 0.10 | 15.49 f |
| ι | J3210/out (aoi22)    |      | 0.22 | 0.10 | 15.58 r |
| ι | J3198/out (nand2)    |      | 0.08 | 0.10 | 15.69 f |
| ι | J3196/out (aoi22)    |      | 0.24 | 0.10 | 15.78 r |
| ι | J3185/out (nand2)    |      | 0.08 | 0.11 | 15.89 f |
| ι | J3183/out (aoi22)    |      | 0.24 | 0.10 | 15.99 r |
| ι | J3172/out (nand2)    |      | 0.08 | 0.11 | 16.09 f |
| ι | J3170/out (aoi22)    |      | 0.24 | 0.10 | 16.19 r |
| ι | J3159/out (nand2)    |      | 0.08 | 0.11 | 16.30 f |
| ι | J3157/out (aoi22)    |      | 0.24 | 0.10 | 16.40 r |
| ι | J3145/out (nand2)    |      | 0.08 | 0.11 | 16.50 f |
| ι | J3143/out (aoi22)    |      | 0.24 | 0.10 | 16.60 r |
| ι | J3131/out (nand2)    |      | 0.08 | 0.11 | 16.71 f |
| ι | J3129/out (aoi22)    |      | 0.24 | 0.10 | 16.81 r |
| ι | J3117/out (nand2)    |      | 0.08 | 0.11 | 16.91 f |
| ι | J3115/out (aoi22)    |      | 0.24 | 0.10 | 17.01 r |
| ι | J3102/out (nand2)    |      | 0.08 | 0.11 | 17.12 f |
| ι | J3100/out (aoi22)    |      | 0.24 | 0.10 | 17.22 r |
| ι | J3088/out (nand2)    |      | 0.08 | 0.11 | 17.33 f |
| ι | J3086/out (aoi22)    |      | 0.24 | 0.10 | 17.42 r |
| ι | J3074/out (nand2)    |      | 0.08 | 0.11 | 17.53 f |
| ι | J3072/out (aoi22)    |      | 0.24 | 0.10 | 17.63 r |
| ι | J3061/out (nand2)    |      | 0.08 | 0.11 | 17.73 f |
| ι | J3059/out (aoi22)    |      | 0.24 | 0.10 | 17.83 r |
| ι | J3047/out (nand2)    |      | 0.08 | 0.11 | 17.94 f |
|   | J3045/out (aoi22)    |      | 0.24 | 0.10 | 18.04 r |
|   | J3034/out (nand2)    |      | 0.08 | 0.11 | 18.14 f |
|   | J3032/out (aoi22)    |      | 0.24 | 0.10 | 18.24 r |
|   | J3020/out (nand2)    |      | 0.08 | 0.11 | 18.35 f |
|   | J3018/out (aoi22)    |      | 0.24 | 0.10 | 18.45 r |
|   | J3007/out (nand2)    |      | 0.08 | 0.11 | 18.55 f |
|   | J3005/out (aoi22)    |      | 0.25 | 0.10 | 18.65 r |
|   | J2993/out (nand2)    |      | 0.08 | 0.11 | 18.76 f |
|   | J2991/out (aoi22)    |      | 0.25 | 0.10 | 18.86 r |
|   | . ,                  |      |      | -    | -       |

| U2980/out (nand2)    | 0.08 | 0.11 | 18.97 f |
|----------------------|------|------|---------|
| U2978/out (aoi22)    | 0.27 | 0.11 | 19.08 r |
| U2842/out (inverter) | 0.07 | 0.09 | 19.16 f |
| U2841/vout (nor2)    | 0.10 | 0.10 | 19.26 r |
| U2705/out (nand2)    | 0.08 | 0.09 | 19.35 f |
| U2454/vout (nor2)    | 0.10 | 0.10 | 19.45 r |
| U2340/out (nand2)    | 0.06 | 0.07 | 19.52 f |
| U2339/out (inverter) | 0.05 | 0.05 | 19.57 r |
| U2222/out (nand2)    | 0.11 | 0.10 | 19.67 f |
| U2022/vout (nor2)    | 0.10 | 0.10 | 19.77 r |
| U1938/out (nand2)    | 0.09 | 0.10 | 19.88 f |
| U1845/vout (nor2)    | 0.12 | 0.12 | 20.00 r |
| U1707/out (nand2)    | 0.09 | 0.11 | 20.11 f |
| U1645/vout (nor2)    | 0.10 | 0.10 | 20.21 r |
| U1585/out (nand2)    | 0.11 | 0.12 | 20.33 f |
| U1497/vout (nor2)    | 0.10 | 0.10 | 20.44 r |
| U1468/out (nand2)    | 0.09 | 0.10 | 20.54 f |
| U1433/vout (nor2)    | 0.10 | 0.11 | 20.65 r |
| U1422/out (nand2)    | 0.07 | 0.08 | 20.73 f |
| U1419/vout (xor2)    | 0.06 | 0.12 | 20.85 f |
| U1418/vout (nor2)    | 0.06 | 0.05 | 20.91 r |
| U1417/out (nand2)    | 0.05 | 0.06 | 20.97 f |
| out_reg[39]/d (dffl) | 0.05 | 0.00 | 20.97 f |
| data arrival time    |      |      | 20.97   |
|                      |      |      |         |

-----

#### (Path is unconstrained)

1

#### update\_power

Information: Checked out license 'PrimeTime-PX' (PT-019)

Warning: Neither event file or switching activity data present for power estimation. The command will propagate switching activity values for power calculation. (PWR-246)

Information: Running averaged power analysis... (PWR-601)

1

### report\_power

Report : Averaged Power

Design: alu\_161

Version: I-2013.12-SP3

Date : Tue Dec 9 12:17:08 2014

#### Attributes

-----

i - Including register clock pin internal power

#### u - User defined power group

Internal Switching Leakage Total

| Power Group                                                                  | Power Power Power ( %) Attrs                       |  |  |
|------------------------------------------------------------------------------|----------------------------------------------------|--|--|
| clock_network                                                                | 4.031e-04 2.994e-06 1.672e-10 4.061e-04 (21.60%) i |  |  |
| register                                                                     | 8.565e-05 1.202e-03 7.184e-08 1.288e-03 (68.50%)   |  |  |
| combinational                                                                | 1.147e-04 7.088e-05 5.867e-07 1.862e-04 ( 9.90%)   |  |  |
| sequential                                                                   | 0.0000 0.0000 0.0000 (0.00%)                       |  |  |
| memory                                                                       | 0.0000 0.0000 0.0000 (0.00%)                       |  |  |
| io_pad                                                                       | 0.0000 0.0000 0.0000 (0.00%)                       |  |  |
| black_box                                                                    | 0.0000 0.0000 0.0000 (0.00%)                       |  |  |
| Net Switching Po                                                             | ower = 1.276e-03 (67.87%)                          |  |  |
| _                                                                            | ver = 6.034e-04 (32.10%)                           |  |  |
|                                                                              | wer = $6.587e-07$ (0.04%)                          |  |  |
|                                                                              |                                                    |  |  |
| Total Power                                                                  | = 1.880e-03 (100.00%)                              |  |  |
| 1                                                                            |                                                    |  |  |
| 1                                                                            |                                                    |  |  |
|                                                                              | ning new variable 'driving_cell'. (CMD-041)        |  |  |
| Information: Defining new variable 'diving_cen' (CMD-041)                    |                                                    |  |  |
| Information: Defining new variable 'verilog file'. (CMD-041)                 |                                                    |  |  |
| Information: Defining new variable 'input_transition'. (CMD-041)             |                                                    |  |  |
| Information: Defining new variable 'timing_slew_propagation_mode'. (CMD-041) |                                                    |  |  |
| Information: Defining new variable 'clock_period'. (CMD-041)                 |                                                    |  |  |
| Information: Defining new variable 'load'. (CMD-041)                         |                                                    |  |  |
| Information: Defi                                                            | ning new variable 'reset_pin_name'. (CMD-041)      |  |  |
| Information: Defi                                                            | ning new variable 'clock_pin_name'. (CMD-041)      |  |  |
| 1                                                                            |                                                    |  |  |
| pt_shell> quit                                                               |                                                    |  |  |
|                                                                              |                                                    |  |  |

## 7. Result:

The 20 bit ALU having area of  $382463.5576 \ um^2$  .

The total number of cells used are 4326

The worst case delay obtained is 20.97 time units and total power is 1.88mW